×

CMOS input buffer circuit for TTL signals

  • US 4,786,830 A
  • Filed: 06/22/1987
  • Issued: 11/22/1988
  • Est. Priority Date: 06/25/1986
  • Status: Expired due to Fees
First Claim
Patent Images

1. A CMOS-input circuit, which includes an input CMOS-inverter having a PMOS-switch transistor and an NMOS-load transistor, wherein the conductive channel of the PMOS-switch transistor is connected in series with said NMOS-load transistor between an output node and a first power supply terminal, the NMOS-load transistor substantially defines the load current when the PMOS-switch transistor is conductive, a further NMOS-transistor, an NMOS-transistor of the input inverter being connected to a second power supply terminal via said further NMOS-transistor, the gate of said further transistor being connected to the input of the input inverter, a feedback transistor device, the common node of the NMOS-transistor of the input inverter and of the further NMOS-transistor being connected by said feedback transistor device to the first power supply terminal, and the feedback transistor device being controlled by the output signal of the input inverter.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×