Memory mapped deflection correction system
First Claim
1. A memory mapped deflection correction system for a color CRT imaging system using proprocessed digital information which has been precorrected for crosstalk between convergence assemblies wherein the CRT includes a display screen, and a deflection system comprising:
- (a) memory means for storing the preprocessed digital information according to X,Y addresses corresponding to display screen positions;
(b) means for interpolating the stored digital information into digital convergence correction information;
(c) means for converting the digital correction information into analog electrical signals;
(d) means for filtering the analog electrical signals so as to provide convergence correction signals; and
(e) means for equalizing the timing delays between the deflection system and the interpolation member so as to assure that information at a particular X,Y address is written to the display screen at the same time as the corresponding convergence correction signal.
1 Assignment
0 Petitions
Accused Products
Abstract
A memory mapped deflection correction system for use in correcting misconvergence in color CRTs. The invention utilizes predetermined convergence values by storing these values in an onboard memory. Apparatus for spatial domain interpolation interpolates the stored values into intermediate convergence correction values. The intermediate values are reconstructed into analog convergence signals using a reconstruction means, including an analog to digital converter and an amplifier inherently including a time domain filter. The amplifier then drives the convergence yoke of the CRT.
28 Citations
20 Claims
-
1. A memory mapped deflection correction system for a color CRT imaging system using proprocessed digital information which has been precorrected for crosstalk between convergence assemblies wherein the CRT includes a display screen, and a deflection system comprising:
-
(a) memory means for storing the preprocessed digital information according to X,Y addresses corresponding to display screen positions; (b) means for interpolating the stored digital information into digital convergence correction information; (c) means for converting the digital correction information into analog electrical signals; (d) means for filtering the analog electrical signals so as to provide convergence correction signals; and (e) means for equalizing the timing delays between the deflection system and the interpolation member so as to assure that information at a particular X,Y address is written to the display screen at the same time as the corresponding convergence correction signal. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12)
-
8. The system of claim 1 wherein the means for filtering comprises an amplifier inherently including a low pass filter.
-
9. The system of claim 1 wherein the memory means comprises
(a) a plurality of bus access controllers which receive address data; - and
(b) an erasable read-only memory for storage of convergence sample values.
- and
-
10. The system of claim 9 wherein the interpolation means comprises
(a) a plurality of latches for storing intermediate results; -
(b) an interpolator; and (c) latched address means for receiving interpolated address information.
-
-
11. The system of claim 1 wherein the preprocessed stored digital information comprises the superposition of DC, parabola, corner correction and B correction waveforms at selected locations on the CRT screen.
-
12. The system of claim 11 wherein the selected locations on the CRT screen correspond to quadrants wherein the preprocessed stored digital information further comprises a linearly independent set of selected correction terms which are adjusted in the order of DC, parabola, corner correction and B.
-
-
13. A memory mapped deflection correction system for a CRT including a deflection system, a convergence yoke, a display screen and a plurality of color convergence axes comprising:
-
(a) means for receiving preprocessed convergence correction signals from an external computer wherein the convergence correction signals include smooth transitions over the horizontal blanking interval and whereby the preprocessed convergence correction signals reduce memory requirements for the system; (b) memory means for storing the preprocessed convergence correction signals according to X,Y addresses corresponding to display screen positions; (c) a plurality of convergence circuits, each corresponding to a color convergence axis of the CRT and each of the convergence circuits comprising means for storing the preprocessed convergence correction signals in digital format, means for interpolating the convergence correction signals, means for converting the interpolated signals into analog convergence waveforms, and means for filtering and amplifying the analog convergence waveforms for each color convergence axis; and (d) means for equalizing the timing delays between the deflection system and the plurality of convergence circuits information at a particular X,Y address is written to the display screen at the same time as the corresponding convergence correction signal. - View Dependent Claims (14, 15, 16, 17, 18, 19)
-
-
20. A memory mapped deflection correction system including apparatus for feedback auto-correction of convergence for a color CRT imaging system using preprocessed digital information wherein the CRT includes a deflection system and a display comprising:
-
(a) memory means for storing the preprocessed digital information according to X,Y addresses corresponding to display position; (b) means for interpolating the stored digital information into digital convergence correction information; (c) means for converting the digital correction information into analog electrical signals; (d) means for filtering the analog electrical signals; (e) means for equalizing the timing delays between the deflection system and the interpolation means information at a particular X,Y address is written to the display screen at the same time as the corresponding convergence correction signal; (f) means for measuring convergence errors on the CRT display; and (g) means for interfacing with an external computer whereby correction data can be introduced into the memory means.
-
Specification