Making a silicon-on-insulator transistor with selectable body node to source node connection
First Claim
1. A method of fabricating a transistor in a semiconductor layer overlying an insulating film, comprising:
- defining an active portion of said semiconductor layer of a first conductivity type;
forming a gate electrode over said active portion;
applying a first mask layer over said active portion to protect a first contact region on a first side of said gate electrode and a second contact region on a second side of said gate electrode;
doping regions of said active portion not protected by said first mask layer with dopant of a second conductivity type;
applying a second mask layer over said active portion to protect said first and second contact regions, and to protect portions of said doped regions adjacent to said first and second contact regions;
forming a silicide film over said doped regions not protected by said second mask layer;
forming an interlevel dielectric layer overall;
etching a contact via through said interlevel dielectric to contact said first contact region; and
forming a metal line in contact with said first contact region through said contact via.
1 Assignment
0 Petitions
Accused Products
Abstract
A silicon-on-insulator MOS transistor is disclosed which has contact regions on both the source and drain sides of the gate electrode for potentially making contact to the body node from either side. Each contact region is of the same conductivity type as the body node, (for example, a p-type region for an n-channel transistor), and may be formed by blocking all source/drain implants from the contact regions, so that the contact region remains substantially with the same doping concentration as that of the body region. A mask is provided prior to silicidation so that the contact regions on either side of the gate electrode are not connected by silicide to the adjacent source/drain doped regions. Once a side is selected to be the source of the transistor, ohmic connection is then made between the abutting source region and the contact region by way of contacts through an overlying interlevel dielectric and metallization. A second embodiment of the transistor is disclosed which provides such contact with reduction in the channel width, by allowing the lightly-doped drain extension of the source and drain to be present between the contact region and the gate electrode at the surface of the structure. A configuration of multiple transistors on a common mesa is also disclosed, where each one of the transistors has a contact region on both sides of its gate so that all of the contact regions on the mesa are connected through the body nodes of the transistors. A single body-to-source node connection can thus provide body node bias for all of the transistors on the mesa.
-
Citations
12 Claims
-
1. A method of fabricating a transistor in a semiconductor layer overlying an insulating film, comprising:
-
defining an active portion of said semiconductor layer of a first conductivity type; forming a gate electrode over said active portion; applying a first mask layer over said active portion to protect a first contact region on a first side of said gate electrode and a second contact region on a second side of said gate electrode; doping regions of said active portion not protected by said first mask layer with dopant of a second conductivity type; applying a second mask layer over said active portion to protect said first and second contact regions, and to protect portions of said doped regions adjacent to said first and second contact regions; forming a silicide film over said doped regions not protected by said second mask layer; forming an interlevel dielectric layer overall; etching a contact via through said interlevel dielectric to contact said first contact region; and forming a metal line in contact with said first contact region through said contact via. - View Dependent Claims (2, 3, 4, 5)
-
-
6. A method of fabricating a transistor in a semiconductor layer overlying an insulating film, comprising:
-
defining an active portion of said semiconductor layer of a first conductivity type; forming a gate electrode over said active portion; applying a first mask layer over said active portion to protect a first contact region on a first side of said gate electrode and a second contact region on a second side of said gate electrode; doping first and second regions of said active portion not protected by said first mask layer with dopant of a second conductivity type, said first and second doped regions disposed on said first and second sides of said gate electrode respectively; applying a second mask layer over said active portion to protect said first and second contact regions, and to protect portions of said first and second doped regions adjacent to said first and second contact regions, respectively; forming a silicide film over said first and second doped regions where not protected by said second mask layer; forming an interlevel dielectric layer overall; selecting either said first or said second doped regions as the source of the transistor; etching a contact via through said interlevel dielectric to contact the selected doped region and to contact the contact region on the side of said selected doped region; forming a metal line in contact with said selected doped region and the contact region through said contact vias. - View Dependent Claims (7, 8, 9, 10, 11, 12)
-
Specification