System and method for increasing memory performance
First Claim
1. A memory system comprising:
- a memory storing data;
an address generator circuit generating an address having less significant bits and more significant bits;
an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address;
a processor coupled to the accessing circuit and processing data accessed by the accessing circuit;
a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and
a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
0 Assignments
0 Petitions
Accused Products
Abstract
The improved memory system can use various memories, such as CCDs and RAMs. Adaptive memory capability and memory servo capability improve memory characteristics. In a RAM embodiment, a detector is used to detect a memory address condition and to control the memory and the memory address register in response thereto. In a CCD embodiment, a detector is used to detect a memory reference signal and to refresh the memory signals in response thereto. Improved memory refresh, memory performance, and memory capacity enhance system characteristics. Improved memory architecture provides advantages of increased speed, lower cost, and efficiency of implementation. Information stored in memory can be scanned out at a rate greater than the addressing rate associated with the memories. This permits higher speed operation with lower cost memories. Use of an output buffer, such as a FIFO, permits normalization of memory clock rates.
-
Citations
96 Claims
-
1. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address having less significant bits and more significant bits; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; a processor coupled to the accessing circuit and processing data accessed by the accessing circuit; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
2. A memory system comprising:
-
a memory having a plurality of memory chips and storing data; an address generator circuit generating an address having less significant bits and more significant bits; an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the memory in response to the more significant bits of the address; and a scanout circuit coupled to the memory and to the address generator circuit and scanning out data stored by each of a plurality of memory chips in sequence in response to the less significant bits of the address.
-
-
3. A memory system comprises:
-
a memory storing data; an address generator circuit generating an address having less significant bits and more significant bits; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; an overflow circuit coupled to the address generator circuit and generating an overflow signal in response to an overflow to the more significant bits of the address generated by the address generator circuit; and a delaying circuit coupled to the address generator circuit and to the overflow circuit and delaying generating of the address by the address generator circuit in response to the overflow signal.
-
-
4. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address having less significant bits and more significant bits; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and a comparitor circuit coupled to the address generator circuit and generating a comparitor signal in response to detection of a change in the more significant bits of the address.
-
-
5. A memory system comprising:
-
an integrated circuit memory having a plurality of integrated circuit memory chips storing data; an address generator circuit generating an address having less significant bits and more significant bits; a chip addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by each of the plurality of integrated circuit memory chips in response to the more significant bits of the address; and a chip select circuit coupled to the memory and to the address generator circuit and selecting one of the plurality of integrated circuit memory chips in response to the less significant bits of the address.
-
-
6. A memory system comprising:
-
an integrated circuit memory having a plurality of integrated circuit memory chips storing data; an address generator circuit generating an address having less significant bits and more significant bits; a chip addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by each of the plurality of integrated circuit memory chips in response to the more significant bits of the address; a chip select circuit coupled to the memory and to the address generator circuit and selecting one of the plurality of integrated circuit memory chips in response to the less significant bits of the address; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
7. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address having less significant bits and more significant bits; a detector circuit coupled to the address generator circuit and generated a first detector signal condition in response to detection of a change in the more significant bits of the address generated by the address generator circuit and generating a second detector signal condition in response to detection of the absence of a change in the more significant bits of the address generated by the address generator circuit; a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the first detector signal condition; and an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address, said accessing circuit scanning out data stored by the memory at a higher data rate in response to the less significant bits of the address and re-addressing data stored by the memory at a lower rate in response to the more significant bits of the address.
-
-
8. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address having less significant bits and more significant bits; an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the memory in response to the more significant bits of the address; and a scanout circuit coupled to the memory and to the address generator circuit and scanning out data stored by the memory in response to the less significant bits of the address.
-
-
9. A memory system comprising:
-
a memory storing data; a clock generator circuit generating a clock signal; an address generator circuit generating an address having less significant bits and more significant bits and operating in response to the clock signal; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and a gated clock circuit coupled to the address generator circuit and gating the clock signal to delay generating of the address by the address generator in response to a change in the more significant bits of the address.
-
-
10. A Memory display system comprising:
-
a memory storing data; an address generator circuit generating an address having less significant bits and more significant bits; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; a display processor coupled to the accessing circuit and processing the data accessed by the accessing circuit to generate display data; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal; and a display monitor coupled to the display processor and displaying an image in response to the display data generated by said display processor.
-
-
11. A memory artificial intelligence system comprising:
-
a memory storing data; an address generator circuit generating an address having less significant bits and more significant bits; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; an artificial intelligence processor coupled to the accessing circuit and processing the data accessed by the accessing circuit to generate artificial intelligence data; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
12. A memory television display system comprising:
-
a memory storing data; an address generator circuit generating an address having less significant bits and more significant bits; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; a television display processor for coupled to the accessing circuit and processing the data accessed by the accessing circuit to generate television display data; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal; and a television monitor coupled to the television display processor and displaying a television image in response to the television display data generated by said television display processor.
-
-
13. A memory computer system comprising:
-
a first memory storing data; a read only memory storing a computer program; an address generator circuit generating an address having less significant bits and more significant bits; an accessing circuit coupled to the first memory and to the address generator circuit and accessing data stored by the memory in response to the address; a stored program computer coupled to the accessing circuit and to the read only memory processing the data accessed by the accessing circuit under control of the program stored by the read only memory; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
14. A memory system comprising:
-
an integrated circuit memory having a plurality of integrated circuit memory chips and storing data; an address generator circuit generating an address having less significant bits and more significant bits; an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the plurality of integrated circuit memory chips in response to the more significant bits of the address; and a scanout circuit coupled to the memory and to the address generator circuit and scanning out data addressed in response to the more significant bits of the address that is stored by the plurality of integrated circuit memory chips by selecting each of a plurality of the integrated circuit memory chips in sequence in response to the less significant bits of the address.
-
-
15. A memory system comprising:
-
a plurality of RAMs storing data; an address generator circuit generating an address having less significant bits and more significant bits; an accessing circuit coupled to the RAMs and to the address generator circuit and accessing data stored by the RAMs in response to the address; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address; a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generation of the address by the address generator in response to the detector signal; a scanout address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a first address update rate in response to a first state of the detector signal; and a re-addressing address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a second address update rate that is lower than the first address update rate in response to a second state of the detector signal.
-
-
16. A memory system comprising:
-
an integrated circuit memory having a plurality of integrated circuit memory chips storing data; an address generator circuit generating an address having less significant bits and more significant bits; an addressing circuit coupled to the integrated circuit memory and to the address generator circuit and addressing data stored by the integrated circuit memory in response to the more significant bits of the address; a chip selection circuit coupled to the integrated circuit memory and to the address generator circuit and selecting an integrated circuit memory chip in response to the less significant bits of the address; an accessing circuit coupled to the addressing circuit, to the chip selection circuit, and to the integrated circuit memory and outputting the data addressing in response to the more significant bits of the address from an integrated circuit memory chip selected by the less significant bits of the address; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal; an external scanout address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a first address update rate in response to a first state of the detector signal; and a re-addressing address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by address generator circuit at a second address update rate that is lower than said first address update rate in response to a second state of the detector signal.
-
-
17. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address; an accessing circuit coupled to the memory and to the address generator and reading data stored by the memory to generate memory output data in response to the address; a processor coupled to the accessing circuit and processing the memory output data; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address generated by the address generator circuit; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal. - View Dependent Claims (18)
-
-
19. A memory system comprising:
-
a memory having a plurality of memory chips and storing data; an address generator circuit generating an address having less significant bits and more significant bits; an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the memory in response to the more significant bits of the address; and a scanout circuit coupled to the memory and to the address generator circuit and scanning out data stored by each of a plurality of memory chips in sequence in response to the less significant bits of the address.
-
-
20. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address; an overflow detector circuit coupled to the address generator circuit and generating an overflow detector signal in response to detection of an overflow in the address generated by the address generator circuit; and a delaying circuit coupled to the address generator circuit and to the overflow detector circuit and delaying generating of the address by the address generator circuit in response to the overflow detector signal.
-
-
21. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address having less significant bits and more significant bits; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and a comparitor circuit coupled to the address generator circuit and generating a comparitor signal in response to detection of a change in the address.
-
-
22. A memory system comprising:
-
an integrated circuit memory having a plurality of integrated circuit memory chips storing data; an address generator circuit generating an address; a chip addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by each of the plurality of integrated circuit memory chips in response to the address; a chip select circuit coupled to the memory and to the address generator circuit and selecting one of the plurality of integrated circuit memory chips in response to the address; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
23. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address; an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the memory in response to the address; and a scanout circuit coupled to the memory and to the address generator circuit and scanning out data stored by the memory in response to the address.
-
-
24. A memory system comprising:
-
a memory storing data; a clock generator circuit generating a clock signal; an address generator circuit generating an address in response to the clock signal; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and a gated clock circuit coupled to the address generator circuit and gating the clock signal in response to the address.
-
-
25. A memory system comprising:
-
an integrated circuit memory having a plurality of integrated circuit memory chips and storing data; an address generator circuit generating an address; an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the plurality of integrated circuit memory chips in response to the address; and a scanout circuit coupled to the memory and to the address generator circuit and scanning out data addressed in response to the address that is stored by the plurality of integrated circuit memory chips.
-
-
26. A memory system comprising:
-
a plurality of RAM chips storing data; an address generator circuit generating an address; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address generated by the address generator circuit; a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal; a scanout address update circuit updating the address at a first address update rate in response to a first state of the detector signal; and a re-addressing address update circuit updating the address at a second address update rate that is lower than the first address update rate in response to a second state of the detector signal.
-
-
27. A memory system comprising:
-
an integrated circuit memory having a plurality of integrated circuit memory chips storing data; an address generator circuit generating an address; an addressing circuit coupled to the integrated circuit memory and to the address generator circuit and addressing data stored by the integrated circuit memory in response to the address; a chip selection circuit coupled to the integrated circuit memory and to the address generator circuit and selecting an integrated circuit memory chip in response to the address; an accessing circuit coupled to the addressing circuit, to the chip selection circuit, and to the integrated circuit memory and outputting the data addressed in response to the address from an integrated circuit memory chip selected by the address; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address generated by the address generator circuit; a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal; an external scanout address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a first address update rate in response to a first state of the detector signal; and a re-addressing address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by address generator circuit at a second address update rate that is lower than said first address update rate in response to a second state of the detector signal.
-
-
28. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address; a processor coupled to the memory and to the address generator circuit and processing data stored by the memory in response to the address generated by the address generator circuit; and a detector circuit coupled to the address generator circuit and generating a detector signal in response to the address generated by the address generator.
-
-
29. A memory system comprising:
-
a memory having a plurality of memory chips and storing data; an address generator circuit generating an address; an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the memory in response to the address; and a scanout circuit coupled to the memory and to the address generator circuit and scanning out data stored by each of a plurality of memory chips in sequence in response to the address.
-
-
30. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address; an access circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and an overflow circuit coupled to the address generator circuit and generating an overflow signal in response to detection of an overflow in the address generated by the address generator circuit.
-
-
31. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address; an access circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address generated by the address generator circuit.
-
-
32. A memory system comprising:
-
an integrated circuit memory having a plurality of integrated circuit memory chips storing data; an address generator circuit generating an address; a chip addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by each of the plurality of integrated circuit memory chips in response to the address; and a chip select circuit coupled to the integrated circuit memory and to the address generator circuit and selecting one of the plurality of integrated circuit memory chips in response to the address.
-
-
33. A memory system comprising:
-
an integrated circuit memory having a plurality of integrated circuit memory chips storing data; an address generator circuit generating an address; a chip addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by each of the plurality of integrated circuit memory chips in response to the address; a chip select circuit coupled to the memory and to the address generator circuit and selecting one of the plurality of integrated circuit memory chips in response to the address; and a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address.
-
-
34. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address; an accessing circuit coupled to the memory and to the address generator circuit and reading data stored by the memory in response to the address; a detector circuit coupled to the address generator circuit and generating a detector signal in response to the address generated by the address generator; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by said address generator circuit in response to the detector signal.
-
-
35. A memory system comprising:
-
a memory storing data; a clock generator circuit generating a clock signal; an address generator circuit generating an address in response to the clock signal; and a gated clock circuit coupled to the clock generator circuit and to the address generator circuit and gating the clock signal in response to the address.
-
-
36. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; a detector circuit coupled to the address generator circuit and generating a detector signal in response to the address generated by the address generator circuit; a scanout address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by said address generator circuit at a first address update rate in response to a first state of the detector signal; and a re-addressing address update circuit coupled to the address circuit and to the detector circuit and updating the address generated by said address generator at a second address update rate that is lower than said first address update rate in response to a second state of the detector signal.
-
-
37. A memory system comprising:
-
a plurality of RAM chips storing data; an address generator circuit generating an address; a processor coupled to the plurality of RAM chips and to the address generator circuit and processing data stored by the plurality of RAM chips in response to the address generated by the address generator circuit; a detector circuit coupled to the address generator circuit and generating a detector signal in response to the address generated by the address generator; an external scanout address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a first address update rate in response to a first state of the detector signal; and a re-addressing address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a second address update rate that is lower than the first address update rate in response to a second state of the detector signal.
-
-
38. A memory system comprising:
-
a memory storing digital data; an addressing circuit coupled to the memory and addressing the memory at a rate that is no greater than the addressing rate capability of the memory; and an output circuit coupled to the memory and outputting digital data from said memory at a rate greater than the addressing rate capability of the memory. - View Dependent Claims (39, 40, 41, 42)
-
-
43. A memory system comprising:
-
a plurality of memory chips storing digital data; an addressing circuit coupled to the plurality of memory chips and addressing the plurality of memory chips at a rate that is no greater than the addressing rate capability of the plurality of memory chips; and an output circuit coupled to each of the plurality of memory chips and outputting the digital data stored by the plurality of memory chips at a rate greater than the addressing rate capability of the memory by selecting one of the plurality of memory chips to output digital data and by selecting the other ones of the plurality of memory chips to not outputting digital data.
-
-
44. A memory system comprising:
-
a plurality of memory chips storing digital data; an addressing circuit coupled to the plurality of memory chips and addressing the plurality of memory chips at a rate that is no greater than the addressing rate capability of the plurality of memory chips; and an input circuit coupled to each of the plurality of memory chips and inputting the digital data stored by the plurality of memory chips at a rate greater than the addressing rate capability of the memory by selecting one of the plurality of memory chips to output digital data and by selecting the other ones of the plurality of memory chips to not store digital data.
-
-
45. A memory system comprising:
-
a memory storing digital data, wherein said memory includes a plurality of memory chips, wherein each of said plurality of memory chips has a tristate control circuit outputting the digital data to a data bus that is common to said plurality of memory chips in response to a tristate control signal; an addressing circuit coupled to the memory and addressing the memory at a rate that is no greater than the addressing rate capability of the memory; a data bus circuit coupled to the tristate control circuit of each of the memory chips and outputting digital data from the memory at a rate greater than the addressing rate capability of the memory; and an output circuit coupled to the tristate control circuit of each of the plurality of memory chips and generating the tristate control signal to control the tristate control circuit of each of said plurality of memory chips for tristate selecting of one of said plurality of memory chips for outputting the digital data onto said data bus and for tristate selecting the others of said plurality of memory chips for not outputting digital data onto said data bus.
-
-
46. A memory system comprising:
-
a memory storing digital data, wherein said memory includes a plurality of integrated circuit random access memory chips storing the digital data, and wherein each of said memory chips has an address input circuit operating in response to an address and has a tristate output circuit operating under control of an output signal to output the digital data addressed by the address; an addressing circuit coupled to the address input circuit of each of the memory chips and generating the address to address each of the memory chips at a rate that is no greater than the addressing rate capability of the memory; and an output circuit coupled to the tristate output circuit of each of the memory chips and generating the output signal to output signal data from said memory at a rate greater than the addressing rate capability of the memory.
-
-
47. A memory system comprising:
-
a memory storing digital data, wherein said memory includes a plurality of memory chips, wherein each of said plurality of memory chips includes an address circuit addressing a storage location in response to an address and a control circuit controlling the output of data stored in said storage location in response to a scanout signal; an address generator coupled to the memory and generating an address of data to be accessed from said memory, wherein said address generator includes a first address circuit generating a first portion of the address and a second address circuit generating a second portion of the address and wherein the first portion of the address changes more rapidly than the second portion of the address; and a memory access circuit coupled to the memory and to the address generator and controlling access of data from said memory, said memory access circuit including an input circuit applying the second portion of the address to said address circuit of each of said plurality of memory chips, a scanout circuit coupled to the address generator and generating a plurality of scanout signals in response to the first portion of the address, and a memory input circuit applying the scanout signals to the control circuit of each of said plurality of memory chips. - View Dependent Claims (48)
-
-
49. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address having less significant bits and more significant bits; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; a comparator circuit coupled to the address generator circuit and generating a comparator signal in response to detection of a change in the more significant bits of the address; and a delaying circuit coupled to the address generator circuit and to the comparator circuit and delaying generation of the address by the address generator circuit in response to the comparitor signal.
-
-
50. A memory system comprising:
-
a memory storing data; an address generator circuit generating an address having less significant bits and more significant bits; an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the address.
-
-
51. A memory system comprising:
-
an address generator circuit generating an address having less significant bits and more significant bits and a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the less significant bits of the address and an address circuit addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address. - View Dependent Claims (52)
-
-
53. A memory system comprising;
-
an address generator circuit generating an address having less significant bits and more significant bits; a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the less significant bits of the address and an address circuit addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address; and a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit.
-
-
54. A memory system comprising;
-
an address generator circuit generating an address having less significant bits and more significant bits; a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the less significant bits of the address and an address circuit addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address; and a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the more significant bits of the address generated by the address generator circuit.
-
-
55. A memory system comprising;
-
an address generator circuit generating an address having less significant bits and more significant bits; a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the less significant bits of the address and an address circuit addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
56. A memory system comprising:
-
an address generator circuit generating an address having less significant bits and more significant bits; a plurality of integrated circuit memory chips storing data; a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address; and a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the less significant bits of the address. - View Dependent Claims (57)
-
-
58. A memory system comprising:
-
an address generator circuit generating an address having less significant bits and more significant bits; a plurality of integrated circuit memory chips storing data; a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address; a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the less significant bits of the address; and a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit.
-
-
59. A memory system comprising:
-
an address generator circuit generating an address having less significant bits and more significant bits; a plurality of integrated circuit memory chips storing data; a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address; a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the less significant bits of the address; and a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the more significant bits of the address generated by the address generator circuit.
-
-
60. A memory system comprising:
-
an address generator circuit generating an address having less significant bits and more significant bits; a plurality of integrated circuit memory chips storing data; a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address; a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the less significant bits of the address; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
61. A memory system comprising:
-
an address generator circuit generating an address having less significant bits and more significant bits and a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the more significant bits of the address and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the less significant bits of the address. - View Dependent Claims (62)
-
-
63. A memory system comprising:
-
an address generator circuit generating an address having less significant bits and more significant bits; a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the more significant bits of the address and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the less significant bits of the address; and a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit.
-
-
64. A memory system comprising:
-
an address generator circuit generating an address having less significant bits and more significant bits; a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the more significant bits of the address and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the less significant bits of the address; and a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the more significant bits of the address generated by the address generator circuit.
-
-
65. A memory system comprising:
-
an address generator circuit generating an address having less significant bits and more significant bits; a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the more significant bits of the address and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the less significant bits of the address; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
66. A memory system comprising:
-
an address generator circuit generating an address having less significant bits and more significant bits; a first integrated circuit memory chip storing first data, said first integrated circuit memory chip including a first chip address circuit coupled to the address generator circuit and accessing data stored by the first integrated circuit memory chip in response to the more significant bits of the address and including a first chip selection circuit coupled to the address generator circuit and selecting the first integrated circuit memory chip in response to the less significant bits of the address; a second integrated circuit memory chip storing second data, said second integrated circuit memory chip including a second chip address circuit coupled to the address generator circuit and accessing data stored by the second integrated circuit memory chip in response to the more significant bits of the address and including a second chip selection circuit coupled to the address generator circuit and selecting the second integrated circuit memory chip in response to the less significant bits of the address; a third integrated circuit memory chip storing third data, said third integrated circuit memory chip including a third chip address circuit coupled to the address generator circuit and accessing data stored by the third integrated circuit memory chip in response to the more significant bits of the address and including a third chip selection circuit coupled to the address generator circuit and selecting the third integrated circuit memory chip in response to the less significant bits of the address; and a forth integrated circuit memory chip storing forth data, said forth integrated circuit memory chip including a forth chip address circuit coupled to the address generator circuit and accessing data stored by the forth integrated circuit memory chip in response to the more significant bits of the address and including a forth chip selection circuit coupled to the address generator circuit and selecting the forth integrated circuit memory chip in response to the less significant bits of the address. - View Dependent Claims (67, 68, 69, 70)
-
-
71. A memory system comprising:
-
an address generator circuit generating a sequence of addresses; a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses; a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses; a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses; and a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses.
-
-
72. A memory system comprising:
-
an address generator circuit generating a sequence of addresses, wherein each address in the sequence of addresses includes less significant bits and more significant bits and wherein the address generator circuit includes a sequential address generation circuit sequentially changing the less significant bits in the address; a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses; a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses; a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses; a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses; and a selection circuit coupled to the address generator circuit and to the integrated circuit memory chips and selecting each of the integrated circuit memory chips in sequence to generate the output data in response to the less significant bits of the address.
-
-
73. A memory system comprising:
-
an address generator circuit generating a sequence of addresses, wherein each address in the sequence of addresses includes less significant bits and more significant bits and wherein the address generator circuit includes a sequential address generation circuit sequentially changing the less significant bits in the address; a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses; a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses; a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses; a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses; an addressing circuit coupled to the address generator circuit and to the integrated circuit memory chips and addressing data stored in each of the integrated circuit memory chips; and a selection circuit coupled to the address generator circuit and to the integrated circuit memory chips and selecting each of the integrated circuit memory chips in sequence to generate the addressed data as the output data in response to the less significant bits of the address.
-
-
74. A memory system comprising:
-
an address generator circuit generating a sequence of addresses; a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses; a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses; a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses; a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses; and a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit.
-
-
75. A memory system comprising:
-
an address generator circuit generating a sequence of addresses; a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses; a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses; a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses; a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses; and a delaying circuit coupled to the addresses generator circuit and delaying generating of the address by the address generator circuit in response to the more significant bits of the address generated by the address generator circuit.
-
-
76. A memory system comprising:
-
an address generator circuit generating a sequence of addresses; a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses; a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses; a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses; a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
77. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently and a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the first address bits that change more frequently and an address circuit addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently. - View Dependent Claims (78)
-
-
79. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently; a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the first address bits that change more frequently and an address circuit addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently; and a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently.
-
-
80. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently; a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the first address bits that change more frequently and an address circuit addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently; and a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the second address bits that change less frequently.
-
-
81. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently; a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the first address bits that change more frequently and an address circuit addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
82. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently; a plurality of integrated circuit memory chips storing data; a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently; and a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the first address bits that change more frequently. - View Dependent Claims (83)
-
-
84. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently; a plurality of integrated circuit memory chips storing data; a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently; a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the first address bits that change more frequently; and a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently.
-
-
85. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently; a plurality of integrated circuit memory chips storing data; a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently; a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the first address bits that change more frequently; and a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the second address bits that change less frequently.
-
-
86. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently; a plurality of integrated circuit memory chips storing data; a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently; a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the first address bits that change more frequently; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
87. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently and a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the second address bits that change less frequently and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the first address bits that change more frequently. - View Dependent Claims (88)
-
-
89. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently; a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the second address bits that change less frequently and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the first address bits that change more frequently; and a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently.
-
-
90. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently; a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the second address bits that change less frequently and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the first address bits that change more frequently; and a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the second address bits that change less frequently.
-
-
91. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently; a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the second address bits that change less frequently and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the first address bits that change more frequently; a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently; and a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
-
-
92. A memory system comprising:
-
an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently; a first integrated circuit memory chip storing first data, said first integrated circuit memory chip including a first chip address circuit coupled to the address generator circuit and accessing data stored by the first integrated circuit memory chip in response to the second address bits that change less frequently and including a first chip selection circuit coupled to the address generator circuit and selecting the first integrated circuit memory chip in response to the first address bits that change more frequently; a second integrated circuit memory chip storing second data, said second integrated circuit memory chip including a second chip address circuit coupled to the address generator circuit and accessing data stored by the second integrated circuit memory chip in response to the second address bits that change less frequently and including a second chip selection circuit coupled to the address generator circuit and selecting the second integrated circuit memory chip in response to the first address bits that change more frequently; a third integrated circuit memory chip storing third data, said third integrated circuit memory chip including a third chip address circuit coupled to the address generator circuit and accessing data stored by the third integrated circuit memory chip in response to the second address bits that change less frequently and including a third chip selection circuit coupled to the address generator circuit and selecting the third integrated circuit memory chip in response to the first address bits that change more frequently; and a forth integrated circuit memory chip storing forth data, said forth integrated circuit memory chip including a forth chip address circuit coupled to the address generator circuit and accessing data stored by the forth integrated circuit memory chip in response to the second address bits that change less frequently and including a forth chip selection circuit coupled to the address generator circuit and selecting the forth integrated circuit memory chip in response to the first address bits that change more frequently. - View Dependent Claims (93, 94, 95, 96)
-
Specification