Battery saver circuit for a frequency synthesizer
First Claim
1. A battery saver circuit, comprising in combination:
- a controlled oscillator having a control input and producing an output signal;
selectable frequency lock means for frequency locking said output signal to a control signal;
selectable phase lock means for phase locking said output signal to a reference signal;
control means, switchably coupled to the control input of said controlled oscillator, for selecting one of said frequency lock and phase lock means;
said frequency lock means comprising;
a comparator circuit, a first input of said comparator circuit being coupled to said phase lock means;
a sample and hold circuit, the input of said sample and hold circuit being coupled to the output of said comparator circuit; and
a summing circuit, a first input of said summing circuit being coupled to the output of said sample and hold circuit, a second input of said summing circuit being coupled to said control signal, and the output of said summing circuit being coupled to a second input of said comparator circuit.
1 Assignment
0 Petitions
Accused Products
Abstract
A radio receiver (102) receives on a selected one of a plurality of channels, one of which is a control channel. A continuous signal is transmitted on the control channel. A frequency synthesizer (122) includes a voltage controlled oscillator (VCO 124) and a plurality of phase lock circuits (126), such as a phase detector (130), a reference oscillator (134), a programmable divider (128) and a loop filter (132). The input of the VCO can be switched between the phase lock circuits and an automatic frequency control circuit (AFC 114), which is connected to the radio receiver. When the radio receiver is receiving a quality control channel signal, the switch is positioned to select the AFC circuit and, consequently, the VCO is frequency locked to the control channel signal. Whenever the VCO is locked to the control channel signal, one or more of the phase lock circuits are deactivated, thereby reducing power consumption. When the radio receiver is tuned to a channel other than the control channel, the VCO is phase locked to the reference oscillator by activating the phase lock circuits and positioning the switch such that the VCO input is coupled to the phase lock circuits.
49 Citations
9 Claims
-
1. A battery saver circuit, comprising in combination:
-
a controlled oscillator having a control input and producing an output signal; selectable frequency lock means for frequency locking said output signal to a control signal; selectable phase lock means for phase locking said output signal to a reference signal; control means, switchably coupled to the control input of said controlled oscillator, for selecting one of said frequency lock and phase lock means; said frequency lock means comprising; a comparator circuit, a first input of said comparator circuit being coupled to said phase lock means; a sample and hold circuit, the input of said sample and hold circuit being coupled to the output of said comparator circuit; and a summing circuit, a first input of said summing circuit being coupled to the output of said sample and hold circuit, a second input of said summing circuit being coupled to said control signal, and the output of said summing circuit being coupled to a second input of said comparator circuit. - View Dependent Claims (2, 3)
-
-
4. A battery saver circuit for use in a communications system including a plurality of channels, one of said channels being a control channel, said control channel having a control channel signal, said battery saver circuit comprising in combination:
-
a frequency synthesizer including a controlled oscillator having a control input and selectable phase lock means for phase locking said controlled oscillator to a reference signal; selectable automatic frequency control (AFC) means for frequency locking said controlled oscillator to said control channel signal; receiving means, coupled to said AFC means, for receiving signals on selected ones of said channels; and control means, switchably coupled to the control input of said controlled oscillator, for selecting said AFC means when said receiving means is receiving said control channel signal, and for disabling a portion of said phase lock means when said AFC means is selected, whereby the power consumption of said frequency synthesizer is reduced; said frequency lock means comprising; comparator means, a first input of said comparator means being coupled to said phase lock means; sample and hold means, the input of said sample and hold means being coupled to the output of said comparator means; summing means, a first input of said summing circuit means coupled to the output of said sample and hold means, a second input of said summing means being coupled to said control signal, and the output of said summing means being coupled to a second input of said comparator means. - View Dependent Claims (5, 6, 7, 8)
-
-
9. A battery saver circuit for a frequency synthesizer having controlled oscillator means having a control input;
- high and low power operating modes, comprising;
frequency lock means for frequency locking a synthesizer output signal to a control signal; phase lock means for phase locking the synthesizer output signal to a reference signal; and selecting means connected to the control input of said controlled oscillator means for selecting the frequency lock means when the frequency synthesizer is operating in the low power operating mode, and for selecting the phase lock means, when the frequency synthesizer is operating in the high power operating mode; said frequency lock means comprising; comparator means, a first input of said comparator means being coupled to said phase lock means; sample and hold means, the input of said sample and hold means being coupled to the output of said comparator means; summing means, a first input of said summing means being coupled to the output of said sample and hold means, a second input of said summing means being coupled to said control signal, and the output of said summing means being coupled to a second input of said comparator means.
- high and low power operating modes, comprising;
Specification