Arrangement for transforming data packets into a regular multiplex for a transmission system utilizing the TDMA principle
First Claim
1. A system for transforming a sequence of data packets including at least some packets containing data generated at one or more predetermined low-speed data rates, organized in time slots of successive time-division multiple-access frames, into a standard time-division multiplex frame format, said system comprising a data memory into which the sequence of data packets is entered, characterized by further comprising:
- means for assigning address locations in said data memory, at which locations data are to be written, in a regular pattern based on the data rate at which said data were generated;
means for defining a plurality of different address patterns for reading out data from said data memory, each pattern corresponding to a respective predetermined data rate; and
addressing means for writing a sequence of data having a given data rate into said data memory at locations corresponding to said regular pattern, and for reading out the data according to the one of said different address patterns corresponding to said given data rate, said different address patterns minimizing delay between writing and reading out of a data packet.
2 Assignments
0 Petitions
Accused Products
Abstract
In a data packet transmission system, a disturbing delay is produced for the speech channels during the transformation of the data packets into a regular multiplex. A transformation arrangement permitting to minimize this delay is comprised of a storage unit 1 in which the data are stored, for example, in the form of multi-frames, reading this memory being effected in a different sequence, packet-by-packet, by addressing means 4 in accordance with predetermined addressing rules for the reconstruction of a standard multiplex. Such an arrangement is advantageously used when data packets are transmitted at different rate speeds.
23 Citations
3 Claims
-
1. A system for transforming a sequence of data packets including at least some packets containing data generated at one or more predetermined low-speed data rates, organized in time slots of successive time-division multiple-access frames, into a standard time-division multiplex frame format, said system comprising a data memory into which the sequence of data packets is entered, characterized by further comprising:
-
means for assigning address locations in said data memory, at which locations data are to be written, in a regular pattern based on the data rate at which said data were generated; means for defining a plurality of different address patterns for reading out data from said data memory, each pattern corresponding to a respective predetermined data rate; and addressing means for writing a sequence of data having a given data rate into said data memory at locations corresponding to said regular pattern, and for reading out the data according to the one of said different address patterns corresponding to said given data rate, said different address patterns minimizing delay between writing and reading out of a data packet. - View Dependent Claims (2, 3)
-
Specification