Partially-molded, PCB chip carrier package for certain non-square die shapes
First Claim
1. Chip carrier package, comprising:
- an upper substrate having an upper surface,a lower surface, and an outline shape;
a lower substrate having an upper surface, a lower surface, and an outline shape;
a "certain non-square" shaped opening extending through the lower substrate;
a leadframe interposed between the lower surface of the upper substrate and the upper surface of the lower substrate, the leadframe contacting the lower surface of the upper substrate and the upper surface of the lower substrate, and having leads extending from an outer periphery of the lower substrate towards the opening in the lower substrate;
wiring traces disposed on the lower surface of the lower substrate, and extending from an outer periphery of the lower substrate to adjacent the opening in the lower substrate, said wiring traces having inner ends adjacent the opening in the lower substrate;
the inner ends of said wiring traces defining a "certain non-square" die-receiving area for mounting a semiconductor die;
a semiconductor die having a front face containing circuit elements and a back face, and mounted in the opening in the lower substrate;
means for electrically connecting the circuit elements to the inner ends of the wiring traces;
means for electrically connecting outer portions of the wiring traces to the leadframe leads; and
plastic molding compound disposed over the front face of the die and extending partially over the lower surface of the lower substrate.
6 Assignments
0 Petitions
Accused Products
Abstract
A dambar-less leadframe is sandwiched between two printed circuit boards (PCBs). The PCBs form a major portion of the package body, and isolate the leadframe leads from plastic molding compound. In one embodiment, an upper PCB (substrate) is formed as a ring, having an opening containing a heat sink element. A lower PCB is also formed as a ring, and has a smaller opening for receiving a die. The back face of the die is mounted to the heat sink. The exposed front face of the die is wire bonded to inner ends of conductive traces on the exposed face of the lower PCB. The outer ends of the traces are electrically connected to the leadframe leads by plated-through vias extending through the two PCBs. The plated-through vias additionally secure the sandwich structure together. Plastic molding compound is injection/transfer molded over the front face of the die and the bond wires, forming a partially-molded package. In another embodiment, the upper PCB is a solid planar element. The back face of the die is mounted to the inside surface of the upper PCB. The die, die-receiving area, and/or package body shape have a "certain non-square" shape (i.e., triangle, trapezoid, parallelogram, greatly-elongated rectangle, etc.).
-
Citations
18 Claims
-
1. Chip carrier package, comprising:
-
an upper substrate having an upper surface,a lower surface, and an outline shape; a lower substrate having an upper surface, a lower surface, and an outline shape; a "certain non-square" shaped opening extending through the lower substrate; a leadframe interposed between the lower surface of the upper substrate and the upper surface of the lower substrate, the leadframe contacting the lower surface of the upper substrate and the upper surface of the lower substrate, and having leads extending from an outer periphery of the lower substrate towards the opening in the lower substrate; wiring traces disposed on the lower surface of the lower substrate, and extending from an outer periphery of the lower substrate to adjacent the opening in the lower substrate, said wiring traces having inner ends adjacent the opening in the lower substrate; the inner ends of said wiring traces defining a "certain non-square" die-receiving area for mounting a semiconductor die; a semiconductor die having a front face containing circuit elements and a back face, and mounted in the opening in the lower substrate; means for electrically connecting the circuit elements to the inner ends of the wiring traces; means for electrically connecting outer portions of the wiring traces to the leadframe leads; and plastic molding compound disposed over the front face of the die and extending partially over the lower surface of the lower substrate. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17)
-
-
18. Chip carrier comprising:
-
an upper substrate having an upper surface, a lower surface, and an outline; a lower substrate having an upper surface, a lower surface, and an outline; a "certain non-square" shaped opening extending through the lower substrate for receiving a semiconductor die; a leadframe interposed between the lower surface of the upper substrate and the upper surface of the lower substrate, the leadframe contacting the lower surface of the upper substrate and the upper surface of the lower substrate, and having leads extending from an outer periphery of the lower substrate towards the opening in the lower substrate; wiring traces disposed on the lower surface of the lower substrate, and extending from an outer periphery of the lower substrate to adjacent the opening in the lower substrate, said wiring traces having inner ends adjacent the opening in the lower substrate; the inner ends of said wiring traces defining a "certain non-square" die-receiving area for mounting a semiconductor die; and means for electrically connecting outer portions of the wiring traces to the leadframe leads; wherein; a completed package is formed by mounting a die in the opening, connecting the die to the inner ends of the wiring traces and disposing plastic molding compound over the die and partially over the lower surface of the lower substrate.
-
Specification