Apparatus and method for controlling a system bus of a multiprocessor system
First Claim
Patent Images
1. A bus arbiter connected to a system bus of a multi-processor system, a plurality of modules respectively having processors being connected to the system bus, said bus arbiter comprising:
- first means for detecting an abnormality in the multi-processor system on the basis of an internal state of the bus arbiter and a predetermined signal transferred via the system bus;
second means for initializing the internal state of the bus arbiter to restart the bus arbiter when said first means detects the abnormality; and
third means for determining whether or not said first means detects another abnormality within a period of time after said first means detects the abnormality and for stopping an operation of the system bus when said first means detects said another abnormality within the period of time.
0 Assignments
0 Petitions
Accused Products
Abstract
In a bus arbiter connected to a system bus of a multi-processor system having a plurality of modules respectively having processors, a first unit detects an abnormality in the multi-processor system on the basis of an internal state of the bus arbiter and a predetermined signal transferred via the system bus. A second unit initializes the internal state of the bus arbiter to restart the bus arbiter when the first unit detects an abnormality.
-
Citations
6 Claims
-
1. A bus arbiter connected to a system bus of a multi-processor system, a plurality of modules respectively having processors being connected to the system bus, said bus arbiter comprising:
-
first means for detecting an abnormality in the multi-processor system on the basis of an internal state of the bus arbiter and a predetermined signal transferred via the system bus; second means for initializing the internal state of the bus arbiter to restart the bus arbiter when said first means detects the abnormality; and third means for determining whether or not said first means detects another abnormality within a period of time after said first means detects the abnormality and for stopping an operation of the system bus when said first means detects said another abnormality within the period of time. - View Dependent Claims (2)
-
-
3. A multi-processor system comprising:
-
a bus arbiter; a plurality of modules respectively having processors; and a system bus to which said bus arbiter and said plurality of modules are connected, said bus arbiter comprising; first means for determining an abnormality in the multi-processor system on the basis of an internal state of the bus arbiter and a predetermined signal transferred via the system bus; second means for initializing the internal state of the bus arbiter to restart the bus arbiter when said first means detects the abnormality; and third means for determining whether or not said first means detects another abnormality within a period of time after said first means detects the abnormality and for stopping an operation of the system bus when said first means detects said another abnormality within the period of time. - View Dependent Claims (4)
-
-
5. A method of controlling, by means of a bus arbiter, a system bus of a multi-processor system and a plurality of modules respectively having processors being connected to the system bus, said method comprising the steps of:
-
detecting an abnormality in the multi-processor system on the basis of an internal state of the bus arbiter and a predetermined signal transferred via the system bus; initializing the internal state of the bus arbiter to restart the bus arbiter when the abnormality is detected; determining whether or not another abnormality is detected within a period of time after the abnormality is detected; stopping an operation of the system bus when said another abnormality is detected within the period of time. - View Dependent Claims (6)
-
Specification