Word line loading compensating circuit of semiconductor memory device
First Claim
1. A semiconductor integrated circuit comprising:
- a memory cell array having a plurality of memory cells;
a word line boosting circuit for outputting a word line boosted voltage boosted over a power supply voltage so as to boost a voltage of a word line connected to said memory cell array;
a row decoder connected to said word line boosted voltage output from said word line boosting circuit for selecting said memory cell array in correspondence with a predetermined row address signal;
a capacitor for storing a charge from said word line boosted voltage;
variable connecting means for connecting said word line boosted voltage to said capacitor before said word line boosted voltage reaches a saturation level, and for cutting off said word line boosted voltage from said capacitor after said word line boosted voltage reaches said saturation level;
delay means, having said word line boosted voltage input thereto, for delaying said word line boosted voltage during an arrival time of said saturation level, and for generating a delay output signal which controls said variable connecting means; and
discharging means, controlled by said delay output signal output from said delay means, for discharging said charge stored in said capacitor to ground after said word line boosted voltage reaches said saturation level.
1 Assignment
0 Petitions
Accused Products
Abstract
A word line loading compensating circuit compensates a word line boosted voltage level changed in accordance with a word line loading. A word line boosting circuit outputs a word line boosted voltage boosted over a power supply voltage input from the exterior of a chip, so as to boost a voltage of the word line connected to the memory cell array. A row decoder is connected to the word line boosted voltage output from the word line boosting circuit and selects a memory cell from an array of memory cells in correspondence with a predetermined row address signal. A capacitor connected between the word line boosted voltage and the row decoder stores a charge from the word line boosted voltage. A variable connecting device connects the word line boosted voltage to the capacitor before the word line boosted voltage reaches a saturation level, and cuts off the word line boosted voltage from the capacitor after the word line boosted voltage reaches the saturation level. A delay device inputs the word line boosted voltage, delays the input word line boosted voltage during the arrival time of the saturation level, and generates a delay output signal which controls the variable connecting device. A discharging device is controlled by the delay output signal and discharges the charge stored in the capacitor to ground after the word line boosted voltage reaches the saturation level.
23 Citations
15 Claims
-
1. A semiconductor integrated circuit comprising:
-
a memory cell array having a plurality of memory cells; a word line boosting circuit for outputting a word line boosted voltage boosted over a power supply voltage so as to boost a voltage of a word line connected to said memory cell array; a row decoder connected to said word line boosted voltage output from said word line boosting circuit for selecting said memory cell array in correspondence with a predetermined row address signal; a capacitor for storing a charge from said word line boosted voltage; variable connecting means for connecting said word line boosted voltage to said capacitor before said word line boosted voltage reaches a saturation level, and for cutting off said word line boosted voltage from said capacitor after said word line boosted voltage reaches said saturation level; delay means, having said word line boosted voltage input thereto, for delaying said word line boosted voltage during an arrival time of said saturation level, and for generating a delay output signal which controls said variable connecting means; and discharging means, controlled by said delay output signal output from said delay means, for discharging said charge stored in said capacitor to ground after said word line boosted voltage reaches said saturation level. - View Dependent Claims (2, 3, 4, 5)
-
-
6. A word line loading compensating circuit of a semiconductor integrated circuit which compensates a word line boosted voltage changed in accordance with a word line loading, said word line loading compensating circuit comprising:
-
a memory cell array having a plurality of memory cells; a word line boosting circuit for outputting said word line boosted voltage boosted over a power supply voltage so as to boost a voltage of a word line connected to said memory cell array; a row decoder connected to said word line boosted voltage output from said word line boosting circuit for selecting said memory cell array in correspondence with a predetermined row address signal; a capacitor for storing a charge from said word line boosted voltage; variable connecting means for connecting said word line boosted voltage to said capacitor before said word line boosted voltage reaches a saturation level, and for cutting off said word line boosted voltage from said capacitor after said word line boosted voltage reaches said saturation level; delay means, having said word line boosted voltage input thereto, for delaying said word line boosted voltage during an arrival time of said saturation level, and for generating a delay output signal which controls said variable connecting means; and discharging means, controlled by said delay output signal output from said delay means, for discharging said charge stored in said capacitor to ground after said word line boosted voltage reaches said saturation level. - View Dependent Claims (7, 8, 9, 10)
-
-
11. A word line loading compensating circuit which compensates a word line boosted voltage changed in accordance with a word line loading, said word line loading compensating circuit comprising:
-
a capacitor, having a first terminal constantly at ground potential, for storing a charge from said word line boosted voltage; and variable connecting means for connecting said word line boosted voltage to said capacitor before said word line boosted voltage reaches a saturation level, and for cutting off said word line boosted voltage from said capacitor after said word line boosted voltage reaches said saturation level. - View Dependent Claims (14)
-
-
12. The word line loading compensating circuit which compensates a word line boosted voltage changed in accordance with a word line loading, said word line loading compensating circuit comprising:
-
a capacitor for storing a charge from said word line boosted voltage; variable connecting means for connecting said word line boosted voltage to said capacitor before said word line boosted voltage reaches a saturation level, and for cutting off said word line boosted voltage from said capacitor after said word line boosted voltage reaches said saturation level; and delay means, having said word line boosted voltage input thereto, for delaying said word line boosted voltage during an arrival time of said saturation level, and for generating a delay output signal which controls said variable connecting means. - View Dependent Claims (13, 15)
-
Specification