Bus bar having reduced parasitic inductances and equal current path lengths
First Claim
1. A bus bar comprising:
- a first plate connected to a collector of a first transistor, a collector of a second transistor, an emitter of a third transistor and an emitter of a fourth transistor;
a second plate including a second plate input connected to a collector of said third transistor and a collector of said fourth transistor;
a third plate including a third plate input connected to an emitter of said first transistor and an emitter of said second transistor; and
a fourth plate which is connected to said first plate;
wherein said first plate, said second plate, and said third plate are disposed and arranged such that the lengths of the current pathsfrom said fourth plate through said first transistor to said input of said third plate,from said fourth plate through said second transistor to said input of said third plate,from said fourth plate through said third transistor to said input of said second plate, andfrom said fourth plate through said fourth transistor to said input of said second plateare all equal.
1 Assignment
0 Petitions
Accused Products
Abstract
A bus bar having reduced parasitic inductance and equal current path legends. A bus bar of the present invention has a first plate connected to a collector of a first transistor, a collector of a second transistor, an emitter of a third transistor and an emitter of a fourth transistor; a second plate including a second plate input connected to a collector of the third transistor and a collector of the fourth transistor; a third plate including a third plate input connected to an emitter of the first transistor and an emitter of the second transistor; and a fourth plate which is connected to the first plate. The first plate, the second plate, and the third plate are disposed such that the lengths of the current paths from the fourth plate through the first transistor to the input of the third plate is equal to the length of the current path from the fourth plate through the second transistor to the input of the third plate. Similarly, the current path from the fourth plate through the third transistor to the input of the second plate is equal to the length of the current path from the fourth plate through the fourth transistor to the input of the second plate. A bus bar of the present invention has many advantages including reduced parasitic inductances, equal current path lengths, ease of construction, the ability to keep parallel transistor operating temperatures equal, and the inputs and output being located on the same side of the bus bar.
-
Citations
12 Claims
-
1. A bus bar comprising:
-
a first plate connected to a collector of a first transistor, a collector of a second transistor, an emitter of a third transistor and an emitter of a fourth transistor; a second plate including a second plate input connected to a collector of said third transistor and a collector of said fourth transistor; a third plate including a third plate input connected to an emitter of said first transistor and an emitter of said second transistor; and a fourth plate which is connected to said first plate; wherein said first plate, said second plate, and said third plate are disposed and arranged such that the lengths of the current paths from said fourth plate through said first transistor to said input of said third plate, from said fourth plate through said second transistor to said input of said third plate, from said fourth plate through said third transistor to said input of said second plate, and from said fourth plate through said fourth transistor to said input of said second plate are all equal. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
-
8. A bus bar, said bus bar comprising:
-
a collector-emitter plate, said collector-emitter plate including a first collector-emitter plate portion, a second collector-emitter plate portion, a third collector-emitter plate portion, and a fourth collector-emitter plate portion; a positive plate, said positive plate including a first positive plate portion, and a second positive plate portion; a negative plate, said negative plate including a first negative plate portion, and a second negative plate portion; a first transistor, said first transistor including a first collector, said first collector being connected to said first collector-emitter plate portion, and a first emitter, said first emitter being connected to said first negative plate portion; a second transistor, said second transistor including a second collector, said second collector being connected to said second collector-emitter plate portion, and a second emitter, said second emitter being connected to said second negative plate portion; a third transistor, said third transistor including a third collector, said third collector being connected to said first positive plate portion, and a third emitter, said third emitter being connected to said third collector-emitter plate portion; and a fourth transistor, said fourth transistor including a fourth collector, said fourth collector being connected to said second positive plate portion, and a fourth emitter, said fourth emitter being connected to said fourth collector-emitter plate portion. - View Dependent Claims (9, 10)
-
-
11. A bus bar system comprising:
-
a capacitor bank; an inverter, said inverter including a plurality of bus bars, each of said bus bars further including a first plate connected to a collector of a first transistor, a collector of a second transistor, an emitter of a third transistor and an emitter of a fourth transistor, a second plate including a second plate input connected to a collector of said third transistor and a collector of said fourth transistor, a third plate including a third plate input connected to an emitter of said first transistor and an emitter of said second transistor, and a fourth plate which is connected to said first plate, wherein said first plate, said second plate, and said third plate are disposed and arranged such that the lengths of the current paths from said fourth plate through said first transistor to said input of said third plate, from said fourth plate through said second transistor to said input of said third plate, from said fourth plate through said third transistor to said input of said second plate, and from said fourth plate through said fourth transistor to said input of said second plate are all equal; and a frame, said frame being receptive to said capacitor bank and said inverter such that said capacitor bank and said inverter are closely juxtaposed in said frame. - View Dependent Claims (12)
-
Specification