×

Fail-safe system for preserving a backup battery

  • US 5,604,708 A
  • Filed: 01/25/1995
  • Issued: 02/18/1997
  • Est. Priority Date: 01/25/1995
  • Status: Expired due to Term
First Claim
Patent Images

1. A fail-safe system for preventing excessive drainage of a backup battery used to maintain power to configuration memory of a computer system, the computer system including at least one low power device receiving power from the backup battery during removal of a primary battery and a microprocessor which provides a save battery signal, said fail-safe system comprising:

  • reference means for coupling to the backup battery for providing a reference signal indicative of a predetermined minimum voltage level of the backup battery;

    monitoring mean for coupling to the backup battery for providing a battery voltage signal indicative of the voltage level of the backup battery;

    a comparator coupled to said reference means and said monitoring means and for coupling to the backup battery for comparing the voltage of the backup battery with said predetermined minimum voltage level and for providing a disable signal indicative thereof; and

    a switch circuit coupled to said comparator and for coupling to the backup battery and the low power device, said switch circuit for coupling the backup battery to the low power device if said disable signal indicates that the voltage of the backup battery is above said predetermined minimum voltage level and if the save battery signal is provided, but otherwise disconnecting the backup battery from the low power device while the backup battery continues to maintain power to the configuration memory said switch circuit including;

    a first transistor having a control terminal and having a controlled current path for coupling between the backup battery and the low power device;

    a second transistor having a control terminal for receiving said disable signal and a current path coupled to said control terminal of said first transistor; and

    a third transistor having a control terminal for receiving the save battery signal and a current path coupled in series with said current path of said second transistor.

View all claims
  • 7 Assignments
Timeline View
Assignment View
    ×
    ×