Method for fabricating CMOS field effect transistors having sub-quarter micrometer channel lengths with improved short channel effect characteristics
First Claim
1. A method for fabricating reverse self-aligned field effect transistors, comprising the steps of:
- providing a semiconductor substrate doped with a first conductive type dopant;
forming field oxide areas on said semiconductor substrate surrounding and electrically isolating device areas;
depositing a first conducting layer on said devices areas and elsewhere on said field oxide areas;
depositing a first polysilicon layer on said first conducting layer, said first polysilicon layer doped with a second conductive type dopant;
depositing a first insulating on said first polysilicon layer;
etching openings having vertical sidewalls in said first insulating layer and said first polysilicon layer to the surface of said first conducting layer, said openings located at least over said device areas and said openings providing for the formation of the gate electrodes of said field effect transistors over said device areas;
etching anisotropically said first conducting layer in said openings to said substrate surface;
depositing a conformal second insulating layer on said first insulating layer and in said openings;
blanket etching back said second insulating layer to said first insulating layer, and thereby forming sidewall spacers on said vertical sidewalls in said openings, and thereby reducing the width of said openings;
implanting in said openings a channel ion implant dopant of said first conductive dopant type;
forming a gate oxide on the surface of said substrate in said openings by thermal oxidation;
heating said substrate and forming doped source/drain areas in portions of said device areas for said transistors by out diffusion of said second conductive dopant type from said first polysilicon layer through said first conductive layer;
depositing a conformal second polysilicon layer on said second insulating layer and in said openings and doped with said second conductive type dopant;
patterning said second polysilicon layer leaving portions over said openings, and thereby forming overlapping gate electrodes for said transistors;
depositing a third insulating layer over said overlapping gate electrodes and over said first insulating layer;
forming contact openings in said third and first insulating layers to said first polysilicon layer, and thereby providing contact means to said source/drain areas;
depositing a second conducting layer on said third insulating layer and in said contact openings;
patterning said second conducting layer, leaving portions over said contact openings, and thereby completing said reverse self-aligned transistors having source/drain areas with said second conducting layer contacts.
1 Assignment
0 Petitions
Accused Products
Abstract
A reverse self-aligned field effect transistor having sub-quarter micrometer (<0.25 um) channel lengths and shallow source/drain junction depths was achieved. The method for fabricating the FET includes a conducting layer that is deposited and patterned over the source/drain areas of the FET. The sub-quarter micrometer channel length was achieved by reducing the channel opening formed in the conducting layer using sidewall spacer techniques. The conducting layer on the substrate and under the source/drain polysilicon layer also serves as an interface to the diffusing source/drain dopants, and shallow junctions are formed that are about 0.06 to 0.08 um depth. The conducting layer also serves as a low resistant ohmic contact to the source/drain areas.
-
Citations
19 Claims
-
1. A method for fabricating reverse self-aligned field effect transistors, comprising the steps of:
-
providing a semiconductor substrate doped with a first conductive type dopant; forming field oxide areas on said semiconductor substrate surrounding and electrically isolating device areas; depositing a first conducting layer on said devices areas and elsewhere on said field oxide areas; depositing a first polysilicon layer on said first conducting layer, said first polysilicon layer doped with a second conductive type dopant; depositing a first insulating on said first polysilicon layer; etching openings having vertical sidewalls in said first insulating layer and said first polysilicon layer to the surface of said first conducting layer, said openings located at least over said device areas and said openings providing for the formation of the gate electrodes of said field effect transistors over said device areas; etching anisotropically said first conducting layer in said openings to said substrate surface; depositing a conformal second insulating layer on said first insulating layer and in said openings; blanket etching back said second insulating layer to said first insulating layer, and thereby forming sidewall spacers on said vertical sidewalls in said openings, and thereby reducing the width of said openings; implanting in said openings a channel ion implant dopant of said first conductive dopant type; forming a gate oxide on the surface of said substrate in said openings by thermal oxidation; heating said substrate and forming doped source/drain areas in portions of said device areas for said transistors by out diffusion of said second conductive dopant type from said first polysilicon layer through said first conductive layer; depositing a conformal second polysilicon layer on said second insulating layer and in said openings and doped with said second conductive type dopant; patterning said second polysilicon layer leaving portions over said openings, and thereby forming overlapping gate electrodes for said transistors; depositing a third insulating layer over said overlapping gate electrodes and over said first insulating layer; forming contact openings in said third and first insulating layers to said first polysilicon layer, and thereby providing contact means to said source/drain areas; depositing a second conducting layer on said third insulating layer and in said contact openings; patterning said second conducting layer, leaving portions over said contact openings, and thereby completing said reverse self-aligned transistors having source/drain areas with said second conducting layer contacts. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 18)
-
-
11. A reverse self-aligned field effect transistor, comprising:
-
a semiconductor substrate doped with a first conductive type dopant; field oxide areas on said semiconductor substrate surrounding and electrically isolating device areas; a patterned multilayer structure comprising in increasing elevation from said substrate a first conducting layer, a first polysilicon layer doped with a second conductive type dopant and a first insulating layer, wherein said first conducting layer is composed of cobalt silicide having a thickness of between about 100 and 300 Angstroms; said patterned multilayer structure having portions larger than and over said device areas and each said portion having an opening with vertical sidewalls, said opening extending across and bisecting said portions of said multilayer structure; sidewall spacers formed from a second insulating layer on said vertical sidewalls in said openings, and therefore the width between said sidewall spacers is narrower than the width of said openings; a channel ion implant dopant of said first conductive dopant type in said substrate at exposed areas in said opening, thereby controlling the threshold voltage of said FET; a gate oxide on the exposed surface of said substrate in said opening; doped source and drain areas in portions of said device areas under said portion of said multilayer, said source and drain areas formed from out-diffusion of said second conductive dopant type from said first polysilicon layer through said first conductive layer; a patterned conformal second polysilicon layer over said openings and doped with said second conductive type dopant, and thereby forming an overlapping gate electrode for said FET; a third insulating layer over said overlapping gate electrodes and multilayer portions having said source/drain areas thereunder; said third and first insulating layers having contact openings to said multilayer portions thereby providing contact means to said source/drain areas; a patterned second conducting layer having portions over said contact openings, and thereby providing a completed said reverse self-aligned field effect transistor having said source/drain areas with junction depths between about 0.06 and 0.08 micrometers, said gate electrode and said second conducting layer contacts to said source and drain areas. - View Dependent Claims (12, 13, 14, 15, 16)
-
-
17. A method for fabricating reverse self-aligned field effect transistors, comprising the steps of:
-
providing a semiconductor substrate doped with a first conductive type dopant; forming field oxide areas on said semiconductor substrate surrounding and electrically isolating device areas; depositing a first conducting layer on said devices areas and elsewhere on said field oxide areas; depositing a first polysilicon layer on said first conducting layer, said first polysilicon layer doped with a second conductive type dopant and having a thickness between 1000 and 2000 Angstroms; depositing a first insulating layer having a thickness between 500 and 800 Angstroms on said first polysilicon layer; etching openings having vertical sidewalls in said first insulating layer and said first polysilicon layer to the surface of said first conducting layer, said openings located at least over said device areas and said openings providing for the formation of the gate electrodes of said field effect transistors over said device areas; etching anisotropically said first conducting layer in said openings to said substrate surface; depositing a conformal second insulating layer on said first insulating layer and in said openings; blanket etching back said second insulating layer to said first insulating layer, and thereby forming sidewall spacers on said vertical sidewalls in said openings, and thereby reducing the width of said openings; implanting in said openings a channel ion implant dopant of said first conductive dopant type; forming a gate oxide on the surface of said substrate in said openings by thermal oxidation; heating said substrate and forming doped source/drain areas in portions of said device areas for said transistors by out diffusion of said second conductive dopant type from said first polysilicon layer through said first conductive layer; depositing a conformal second polysilicon layer having a thickness between 1500 and 2500 Angstroms on said second insulating layer and in said openings and doped with said second conductive type dopant; patterning said second polysilicon layer leaving portions over said openings, and thereby forming over-lapping gate electrodes for said transistors; depositing a third insulating layer over said over-lapping gate electrodes and over said first insulating layer; forming contact openings in said third and first insulating layers to said first polysilicon layer, and thereby providing contact means to said source/drain areas; depositing a second conducting layer on said third insulating layer and in said contact openings; patterning said second conducting layer, leaving portions over said contact openings, and thereby completing said reverse self-aligned transistors having source/drain areas with said second conducting layer contacts.
-
-
19. A reverse self-aligned field effect transistor, comprising:
-
a semiconductor substrate doped with a first conductive type dopant; field oxide areas on said semiconductor substrate surrounding and electrically isolating device areas; a patterned multilayer structure comprising in increasing elevation from said substrate a first conducting layer, a first polysilicon layer doped with a second conductive type dopant and a first insulating layer, wherein said first conducting layer is composed of cobalt silicide having a thickness of between about 100 and 300 Angstroms, and the thickness of said first polysilicon layer is between about 1000 and 2000 Angstroms; said patterned multilayer structure having portions larger than and over said device areas and each of said portions having an opening with vertical sidewalls, said opening extending across and bisecting said portions of said patterned multilayer structure; sidewall spacers formed from a second insulating layer on said vertical sidewalls in each said opening, and therefore the width between said sidewall spacers is narrower than the width of said opening; a channel ion implant dopant of said first conductive type dopant in said substrate at exposed areas in said opening, thereby controlling the threshold voltage of said FET; a gate oxide on the exposed surface of said substrate in said opening; doped source and drain areas in portions of said device areas under said portions of said multilayer, said source and drain areas formed from out-diffusion of said second conductive type dopant from said first polysilicon layer through said first conductive layer; a patterned conformal second polysilicon layer over said opening and doped with said second conductive type dopant, and thereby forming an overlapping gate electrode for said FET, wherein the thickness of said second polysilicon layer is between about 1500 and 2500 Angstroms; a third insulating layer over said overlapping gate electrode and multilayer portions having said source/drain areas thereunder; said third and first insulating layers having contact openings to said multilayer portions thereby providing contact means to said source/drain areas; a patterned second conducting layer having portions over said contact openings, and thereby providing a completed said reverse self-aligned field effect transistor having said source/drain areas, said gate electrode and said second conducting layer contacts to said source and drain areas.
-
Specification