Send filter for an echo canceler
First Claim
1. A circuit arrangement comprised of:
- a send path carrying a send signal;
a receiving path carrying a received signal;
an adaptive filter;
a compensator in the received path;
a digital/analog converter;
a transmission unit; and
a transmission line attached to the transmission unit,wherein over the transmission line at least the send signal, the received signal and echo signal portions are transmitted, with the send path and the received path being connected with the transmission unit;
with the send signal, for the estimation of the echo signal, being transmitted to the adaptive filter,wherein the estimated digital echo signal is transmitted to the compensator for the reduction of the echo signal portion in the received path, with the send signal being impressed upon the digital/analog converter and a send filter being interposed in the send path, between the digital/analog converter and the transmission unit,wherein the adaptive filter is comprised of at least an FIR (Finite Impulse Response) filter portion, with the FIR filter portion being of the storage compensation type,wherein the adaptive filter is additionally comprised of an IIR (Infinite Impulse Response) filter portion, andwherein the send filter has a transfer function T(s)=T1 (s)*T2 (s), wherein;
##EQU5##
2 Assignments
0 Petitions
Accused Products
Abstract
Send filter for an echo canceler. A circuit includes a send path carrying a send signal, a receiver path carrying a received signal, an adaptive filter, a compensator contained in the received path, a digital/analog converter, a transmission unit, and a transmission line attached to the transmission unit, wherein over the transmission line, at least the send signal, the received signal, the echo signal portions are transmitted, and the send and received path are additionally connected with the transmission unit and the send signal is transmitted to the adaptive filter for the estimation of the echo signal which is processed in the compensator for the production of the receiving signal, with the send signal being conveyed, on the send path, to digital/analog converter, which, with the symbol rate of the send signal, produces square pulses, which in turn are transformed, in the send filter, connected with the digital/analog converter, into pulse forms useable for transmission via the transmission line, with the send filter being so conceived that the digital/analog converter merely has a resolution of two bits, whereby non-identities, particularly non-linearities, are compensated with the aid of the adaptive filter, the latter including at least one FIR filter portion of the storage compensation type.
34 Citations
6 Claims
-
1. A circuit arrangement comprised of:
-
a send path carrying a send signal; a receiving path carrying a received signal; an adaptive filter; a compensator in the received path; a digital/analog converter; a transmission unit; and a transmission line attached to the transmission unit, wherein over the transmission line at least the send signal, the received signal and echo signal portions are transmitted, with the send path and the received path being connected with the transmission unit;
with the send signal, for the estimation of the echo signal, being transmitted to the adaptive filter,wherein the estimated digital echo signal is transmitted to the compensator for the reduction of the echo signal portion in the received path, with the send signal being impressed upon the digital/analog converter and a send filter being interposed in the send path, between the digital/analog converter and the transmission unit, wherein the adaptive filter is comprised of at least an FIR (Finite Impulse Response) filter portion, with the FIR filter portion being of the storage compensation type, wherein the adaptive filter is additionally comprised of an IIR (Infinite Impulse Response) filter portion, and wherein the send filter has a transfer function T(s)=T1 (s)*T2 (s), wherein;
##EQU5## - View Dependent Claims (2)
-
-
3. A circuit arrangement comprised of:
-
a send path carrying a send signal; a receiving path carrying a received signal; an adaptive filter; a compensator in the received path; a digital/analog converter; a transmission unit; and a transmission line attached to the transmission unit, wherein over the transmission line at least the send signal, the received signal and echo signal portions are transmitted, with the send path and the received path being connected with the transmission unit;
with the send signal, for the estimation of the echo signal, being transmitted to the adaptive filter,wherein the estimated digital echo signal is transmitted to the compensator for the reduction of the echo signal portion in the received path, with the send signal being impressed upon the digital/analog converter and a send filter being interposed in the send path, between the digital/analog converter and the transmission unit, wherein the adaptive filter is comprised of at least an FIR (Finite Impulse Response) filter portion, with the FIR filter portion being of the storage compensation type, wherein in the FIR filter portion (FIR) at least one storage element and at least one digit delay element are provided, and when several digit delay elements are provided the several digit delay elements are switched in series with the first digit delay element being impressed with the send signal, wherein the send signal and the send signals delayed via the digit delay elements, are each impressed on at least one storage element, from each of which one value of one addressed storage cell in the storage element is read and accumulated in an adder, and wherein the send filter has a transfer function T(s)=T1 (s)*T2 (s), wherein;
##EQU6##
-
-
4. A circuit arrangement comprised of:
-
a send path carrying a send signal; a receiving path carrying a received signal; an adaptive filter; a compensator in the received path; a digital/analog converter; a transmission unit; and a transmission line attached to the transmission unit, wherein over the transmission line at least the send signal, the received signal and echo signal portions are transmitted, with the send path and the received path being connected with the transmission unit;
with the send signal, for the estimation of the echo signal, being transmitted to the adaptive filter,wherein the estimated digital echo signal is transmitted to the compensator for the reduction of the echo signal portion in the received path, with the send signal being impressed upon the digital/analog converter and a send filter being interposed in the send path, between the digital/analog converter and the transmission unit, wherein the adaptive filter is comprised of at least an FIR (Finite Impulse Response) filter portion, with the FIR filter portion being of the storage compensation type, wherein in the FIR filter portion (FIR) at least one storage element and at least one digit delay element are provided, and when several digit delay elements are provided the several digit delay elements are switched in series with the first digit delay element being impressed with the send signal, wherein the send signal is tetravalent and the digital/analog converter has a resolution of two bits, whereby the FIR filter portion is so adaptively adjusted that non-idealities of the digital/analog converter are corrected, and wherein the send filter has a transfer function T(s)=T1 (s)*T2 (s), wherein;
##EQU7##
-
-
5. A circuit arrangement comprised of:
-
a send path carrying a send signal; a receiving path carrying a received signal; an adaptive filter; a compensator in the received path; a digital/analog converter; a transmission unit; and a transmission line attached to the transmission unit, wherein over the transmission line at least the send signal, the received signal and echo signal portions are transmitted, with the send path and the received path being connected with the transmission unit;
with the send signal, for the estimation of the echo signal, being transmitted to the adaptive filter,wherein the estimated digital echo signal is transmitted to the compensator for the reduction of the echo signal portion in the received path, with the send signal being impressed upon the digital/analog converter and a send filter being interposed in the send path, between the digital/analog converter and the transmission unit, wherein the adaptive filter is comprised of at least an FIR (Finite Impulse Response) filter portion, with the FIR filter portion being of the storage compensation type, wherein in the FIR filter portion (FIR) at least one storage element and at least one digit delay element are provided, and when several digit delay elements are provided the several digit delay elements are switched in series with the first digit delay element being impressed with the send signal, wherein the send signal is tetravalent and the digital/analog converter has a resolution of two bits, whereby the FIR filter portion is so adaptively adjusted that non-idealities of the digital/analog converter are corrected, wherein the send signal is 2B1Q encoded, and wherein the send filter has a transfer function T(s)=T1 (s)*T2 (s), wherein;
##EQU8##
-
-
6. A circuit arrangement comprised of:
-
a send path carrying a send signal; a receiving path carrying a received signal; an adaptive filter; a compensator in the received path; a digital/analog converter; a transmission unit; and a transmission line attached to the transmission unit, wherein over the transmission line at least the send signal, the received signal and echo signal portions are transmitted, with the send path and the received path being connected with the transmission unit;
with the send signal, for the estimation of the echo signal, being transmitted to the adaptive filter,wherein the estimated digital echo signal is transmitted to the compensator for the reduction of the echo signal portion in the received path, with the send signal being impressed upon the digital/analog converter and a send filter being interposed in the send path, between the digital/analog converter and the transmission unit, wherein the adaptive filter is comprised of at least an FIR (Finite Impulse Response) filter portion, with the FIR filter portion being of the storage compensation type, wherein in the FIR filter portion (FIR) at least one storage element and at least one digit delay element are provided, and when several digit delay elements are provided the several digit delay elements are switched in series with the first digit delay element being impressed with the send signal, wherein the adaptive filter is additionally comprised of an IIR (Infinite Impulse Response) filter portion, and wherein the send filter has a transfer function T(s)=T1 (s)*T2 (s), wherein;
##EQU9##
-
Specification