Power management system for components used in battery powered applications
First Claim
Patent Images
1. An apparatus for use with a computer component circuit, the apparatus comprising:
- a microprocessor;
an oscillator for providing a pattern of signals;
a clock signal generator, coupled to the oscillator, for generating clock pulses based on the pattern of signals; and
wherein the microprocessor is for running a first process to selectively disable the oscillator and the clock signal generator at the completion of any operation by the component circuit.
0 Assignments
0 Petitions
Accused Products
Abstract
A control circuit for a computer component circuit which includes oscillator apparatus for providing square wave pulses at a prescribed frequency, gating apparatus for providing the square wave pulses at an output terminal for use as a clock for the component circuit, timing apparatus for sensing a period during which the component circuit has not performed an operation, and apparatus for disabling the gating apparatus for providing the square wave pulses at an output terminal.
-
Citations
9 Claims
-
1. An apparatus for use with a computer component circuit, the apparatus comprising:
-
a microprocessor; an oscillator for providing a pattern of signals; a clock signal generator, coupled to the oscillator, for generating clock pulses based on the pattern of signals; and wherein the microprocessor is for running a first process to selectively disable the oscillator and the clock signal generator at the completion of any operation by the component circuit. - View Dependent Claims (2, 3)
-
-
4. A computer subsystem comprising:
-
a microprocessor for managing the subsystem; an oscillator for generating a pattern of signals; a clock generator for providing clock signals based on the pattern of signals; and a series of gates for selectively disabling the oscillator and the clock generator upon completion of any operation by the subsystem. - View Dependent Claims (5)
-
-
6. A computer system comprising:
-
a central processing unit; a main memory; a bus coupled to the central processing unit and the main memory; and a subsystem coupled ot the bus, the subsystem comprising, a control circuit that includes a microprocessor for managing the subsystem, an oscillator for generating a pattern of signals, a clock generator for providing clock signals based on the pattern of signals, and a series of gates for selectively disabling the oscillator and the clock generator upon completion of any operation by the subsystem, and for enabling the oscillator and the clock generator in response to any command to the subsystem from the central processing unit.
-
-
7. A method for controlling the use of power in a computer subsystem, the computer subsystem including a microprocessor for managing the subsystem, an oscillator for generating a pattern of signals, and a clock generator for providing clock signals based on the pattern of signals, the method comprising the step of:
selectively disabling the oscillator and the clock generator in response to commands from the microprocessor after the termination of any operation received from a host computer.
-
8. An apparatus for use with a computer component circuit, the apparatus comprising:
-
a means for providing a repeating pattern of signals; a means for generating clock pulses based on the repeating pattern of signals; and means for selectively disabling the means for providing and the means for generating at the completion of any operation by the component circuit. - View Dependent Claims (9)
-
Specification