Selector bank subsystem of CDMA system using a pair of first processors for selecting channels between CDMA interconnect subsystem and mobile service switch center
First Claim
1. A selector bank subsystem (SBS) of a code division multiple access (CDMA) system, comprising:
- an SBS block, said SBS block being composed of a pair of first processors for controlling a traffic frame communication with a CDMA interconnect subsystem (CIS) by selecting a channel between the CIS and a mobile service switch center (MSC);
a dual port RAM DPRAM for storing a traffic frame by the control of the first processors and being access-controlled by a direct memory access controller (DMAC);
a second processor for controlling the DMAC;
a medium speed link (E1) interface portion for interfacing a frame data with the MSC by receiving synchronism from a timing and frequency unit of a global positioning signal receiver; and
a selector/vocoder block being linked between the DPRAM and the E1 interface as a plurality of extensible card forms, and for receiving the traffic frame to the E1 interface portion after digital signal processing.
6 Assignments
0 Petitions
Accused Products
Abstract
A selector bank subsystem (SBS) of a code division multiple access (CDMA) system is disclosed, including two portions: a SBSC block and a S/V block. The one SBSC block is designed to manage twelve S/V boards so as to provide 96 traffic channels per SBS self, and thus, one S/V board provides eight communication channels. A selector bank subsystem (SBS) of a code division multiple access (CDMA) system, includes: an SBS block, the SBS block being composed of a pair of first processors for controlling the traffic frame communication with a CDMA interconnect subsystem (CIS) by selecting a channel between the CIS and a mobile service switch center (MSC); a dual port RAM (DRAM) for storing the traffic frame by the control of the first processor and being access-controlled by direct memory access controller (DMAC); a second processor for controlling the DMAC; an E1 interface portion for interfacing the frame data with the MSC by receiving synchronism from the TFU of the CPS receiver; and a S/V block being linked between the DRAM and the E1 interface as a plurality of extensible card forms, and for receiving the traffic frame to the E1 interface portion after DSP-processing. Therefore, the subsystem completes the SBS constitution of a mass-production module having competitiveness, avoids a complicated hardware constitution and reduces the possibility of a signal conflict between boards.
20 Citations
2 Claims
-
1. A selector bank subsystem (SBS) of a code division multiple access (CDMA) system, comprising:
-
an SBS block, said SBS block being composed of a pair of first processors for controlling a traffic frame communication with a CDMA interconnect subsystem (CIS) by selecting a channel between the CIS and a mobile service switch center (MSC);
a dual port RAM DPRAM for storing a traffic frame by the control of the first processors and being access-controlled by a direct memory access controller (DMAC);
a second processor for controlling the DMAC;
a medium speed link (E1) interface portion for interfacing a frame data with the MSC by receiving synchronism from a timing and frequency unit of a global positioning signal receiver; anda selector/vocoder block being linked between the DPRAM and the E1 interface as a plurality of extensible card forms, and for receiving the traffic frame to the E1 interface portion after digital signal processing.
-
-
2. A data transmitting method of a selector bank subsystem (SBS) of a code division multiple access (CDMA) system, comprising the steps of:
-
transmitting-receiving traffic frames passed in and out through a selector common interface with a dual port RAM controlled by a pair of first processors in a selector bank subsystem controller (SBSC); transmitting a data in dual port RAM by using a direct memory access controller to a selector/vocoder board in a first-in-first-out structure by a second processor; transmitting-receiving the data to and from a digital signal processing (DSP) module by a DSP transmit controller and receive controller interrupt signals of interrupt controller in time with a precise transmitting time, after the traffic frames passed in and out of SBSC are analyzed solely in a CPU of a microprocessor and temporarily moved and stored in an SRAM.
-
Specification