BiCMOS logic gate
First Claim
1. A BiCMOS logic circuit operating as a gate comprising:
- a pair of nMOS transistors, each source of said pair of nMOS transistors connected together, and each gate of said pair of nMOS transistors supplied with one of complementary logic input signals for controlling ON/OFF status of each of said pair of nMOS transistors;
a constant current source connected between the connection of said sources and a negative terminal of a power supply, said constant current source including a bipolar transistor with a base controlled by a reference voltage;
a pair of load elements each of said pair of load elements connected between the drain of a respective one of said pair of nMOS transistors and a positive terminal of said power supply, and each of said pair of load elements generating a respective voltage difference, the respective voltage differences being output as each of complementary logic output signals; and
a pair of emitter followers, each of said pair of emitter followers having a NPN transistor with a base supplied with one of said complementary logic output signals, a collector connected to said positive terminal of said power supply, and an emitter connected through a load capacitance discharging means to a termination power supply, said termination power supply having a predetermined potential between potentials of said positive terminal and said negative terminal of said power supply.
1 Assignment
0 Petitions
Accused Products
Abstract
In order to provide a high speed, stable and low voltage swing logic gate highly applicable to a low-cost BiCMOS process, a BiCMOS logic circuit of the disclosed invention has a pair of MOS transistors, the gates of which are supplied with complementary logic input signals, and the sources of which are coupled together and are supplied with a constant current. The constant current source used may include a bipolar transistor controlled by a reference voltage. Additionally, the constant current source may be a current mirror. The BiCMOS logic circuit of the disclosed invention has a complementary logic output signal. The voltage swing of the complementary logic output signal are determined by the reference voltage and resistance ratio of resistors in the circuit, so that the output voltage swing is independent of power supply fluctuation or temperature change.
21 Citations
20 Claims
-
1. A BiCMOS logic circuit operating as a gate comprising:
-
a pair of nMOS transistors, each source of said pair of nMOS transistors connected together, and each gate of said pair of nMOS transistors supplied with one of complementary logic input signals for controlling ON/OFF status of each of said pair of nMOS transistors; a constant current source connected between the connection of said sources and a negative terminal of a power supply, said constant current source including a bipolar transistor with a base controlled by a reference voltage; a pair of load elements each of said pair of load elements connected between the drain of a respective one of said pair of nMOS transistors and a positive terminal of said power supply, and each of said pair of load elements generating a respective voltage difference, the respective voltage differences being output as each of complementary logic output signals; and a pair of emitter followers, each of said pair of emitter followers having a NPN transistor with a base supplied with one of said complementary logic output signals, a collector connected to said positive terminal of said power supply, and an emitter connected through a load capacitance discharging means to a termination power supply, said termination power supply having a predetermined potential between potentials of said positive terminal and said negative terminal of said power supply. - View Dependent Claims (2, 3, 4, 10, 15, 16, 17, 18, 19, 20)
-
-
5. A BiCMOS logic circuit operating as a gate comprising:
-
a first pair of nMOS transistors, each source of said first pair of nMOS transistors connected to each other, each gate of said first pair of nMOS transistors supplied with a respective one of first complementary logic input signals, and a first drain of said first pair of nMOS transistors connected to a positive terminal of a power supply through a first load element; a second pair of nMOS transistors, each source of said second pair of nMOS transistors connected to each other and connected to a second drain of said first pair of nMOS transistors, each gate of said second pair of nMOS transistors supplied with a respective one of second complementary logic input signals, one drain of said second pair of nMOS transistors connected to said positive terminal of said power supply through said first load element and the other drain of said second pair of nMOS transistors connected to said positive terminal of said power supply through a second load element; a constant current source connected between the connection of said sources of said first pair of nMOS transistors and a negative terminal of said power supply, said constant current source including a bipolar transistor with a base controlled by a reference voltage; and first and second output terminals connected to a respective one of said drains of said second pair of nMOS transistors for outputting voltage differences generated by said first and said second load elements, respectively, as complementary logic output signals. - View Dependent Claims (11, 12)
-
-
6. A BiCMOS logic circuit operating as a latch circuit comprising:
-
a constant current source including a NPN bipolar transistor, a base of said NPN bipolar transistor controlled with a reference voltage, and an emitter of said NPN bipolar transistor connected to a negative terminal of a power supply through a resistor; first and second nMOS transistors, sources of said first and said second nMOS transistors both connected to said constant current source, and gates of said first and said second nMOS transistors each being supplied with one of complementary clock signals; a pair of nMOS transistors consisting of a third nMOS transistor and a fourth nMOS transistor, sources of said pair of nMOS transistors connected to a drain of said first nMOS transistor, and each gate of said third and said fourth nMOS transistors being supplied with one of complementary logic input signals; fifth and sixth nMOS transistors with sources connected to a drain of said second nMOS transistor, the gate of said fifth transistor connected to a drain of said fourth transistor and the gate of said sixth transistor connected to a drain of said third nMOS transistor; a pair of load elements, one of said pair of load elements connected between a positive terminal of said power supply and connected together drains of said third and said fifth nMOS transistors, and the other of said load elements connected between said positive terminal of said power supply and connected together drains of said fourth and said sixth nMOS transistors; and first and second output terminals, said first output terminal connected to said connected together drains of said third and said fifth nMOS transistors, and said second output terminal connected to said connected together drains of said fourth and said sixth nMOS transistors, said output terminals for outputting complementary logic output signals. - View Dependent Claims (14)
-
-
7. A BiCMOS logic circuit operating as master-slave type flipflop consisting of first and second BiCMOS latch circuits, each of said first and second BiCMOS latch circuits being a BiCMOS logic circuit operating as a latch circuit and comprising:
-
a constant current source including a NPN bipolar transistor, a base of said NPN bipolar transistor controlled with a reference voltage, and an emitter of said NPN bipolar transistor connected to a negative terminal of a power supply through a resistor; first and second nMOS transistors, sources of said first and said second nMOS transistors both connected to said constant current source, and gates of said first and said second nMOS transistors each being supplied with one of complementary clock signals; a pair of nMOS transistors consisting of a third nMOS transistor and a fourth nMOS transistor, sources of said pair of nMOS transistors connected to a drain of said first nMOS transistor, and each gate of said third and said fourth nMOS transistors being supplied with one of complementary logic input signals; fifth and sixth nMOS transistors with sources connected to a drain of said second nMOS transistor, the gate of said fifth transistor connected to a drain of said fourth transistor and the gate of said sixth transistor connected to a drain of said third nMOS transistor; a pair of load elements, one of said pair of load elements connected between a positive terminal of said power supply and connected together drains of said third and said fifth nMOS transistors, and the other of said load elements connected between said positive terminal of said power supply and connected together drains of said fourth and said sixth nMOS transistors; and first and second output terminals, said first output terminal connected to said connected together drains of said third and said fifth nMOS transistors, and said second output terminal connected to said connected together drains of said fourth and said sixth nMOS transistors, said output terminals for outputting complementary logic output signals; wherein said first and said second output terminals of said first BiCMOS latch circuit are connected, respectively, to gates of said third and said fourth nMOS transistors of said second BiCMOS latch circuit.
-
-
8. A BiCMOS logic circuit operating as a latch circuit comprising:
-
a constant current source including a NPN bipolar transistor a base of said NPN bipolar transistor controlled with a reference voltage, and an emitter of said NPN bipolar transistor connected to a negative terminal of a power supply through a resistor; first and second nMOS transistors, sources of said first and said second nMOS transistors both connected to said constant current source, and gates of said first and said second nMOS transistors being supplied with one of complementary clock signals; a pair of nMOS transistors consisting of a third nMOS transistor and a fourth nMOS transistor, sources of said pair of nMOS transistors connected to a drain of said first nMOS transistor, and each gate of said third and said fourth nMOS transistors being supplied with one of complementary logic input signals; a pair of emitter followers, each of said pair of emitter followers having a NPN transistor with a base connected with a drain of a respective one of said third and said fourth nMOS transistors, a collector connected to a positive terminal of said power supply, and an emitter connected through a respective load capacitance discharging means to a termination power supply having a predetermined potential which is between potentials of said positive terminal and said negative terminal of said power supply; fifth and sixth nMOS transistors with sources connected to a drain of said second nMOS transistor, each gate of said fifth and said sixth nMOS transistors connected to a respective emitter of said NPN transistors of said emitter followers; a pair of load elements, one of said pair of load elements connected between a positive terminal of said power supply and connected together drains of said third and said fifth nMOS transistors, and the other of said load element connected between said positive terminal of said power supply and connected together drains of said fourth and said sixth nMOS transistors; and first and second output terminals, said first output terminal connected to an emitter of said NPN transistor having a base connected with a drain of said fourth nMOS transistor, and said second output terminal connected to an emitter of said NPN transistor having a base connected with a drain of said third nMOS transistor, said first and second output terminals for outputting complementary logic output signals. - View Dependent Claims (13)
-
-
9. A BiCMOS logic circuit operating as master-slave type flipflop consisting of first and second BiCMOS latch circuits, each of said first and second BiCMOS latch circuits being a BiCMOS logic circuit operating as a latch circuit and comprising:
-
a constant current source including a NPN bipolar transistor, a base of said NPN bipolar transistor controlled with a reference voltage, and an emitter of said NPN bipolar transistor connected to a negative terminal of a power supply through a resistor; first and second nMOS transistors, sources of said first and said second nMOS transistors both connected to said constant current source, and gates of said first and said second nMOS transistors being supplied with one of complementary clock signals; a pair of nMOS transistors consisting of a third nMOS transistor and a fourth nMOS transistor, sources of said pair of nMOS transistors connected to a drain of said first nMOS transistor, and each gate of said third and said fourth nMOS transistors being supplied with one of complementary logic input signals; a pair of emitter followers, each of said pair of emitter followers having a NPN transistor with a base connected with a drain of a respective one of said third and said fourth nMOS transistors, a collector connected to a positive terminal of said power supply, and an emitter connected through a respective load capacitance discharging means to a termination power supply having a predetermined potential which is between potentials of said positive terminal and said negative terminal of said power supply; fifth and sixth nMOS transistors with sources connected to a drain of said second nMOS transistor, each gate of said fifth and said sixth nMOS transistors connected to a respective emitter of said NPN transistors of said emitter followers; a pair of load elements, one of said pair of load elements connected between a positive terminal of said power supply and connected together drains of said third and said fifth nMOS transistors, and the other of said load elements connected between said positive terminal of said power supply and connected together drains of said fourth and said sixth nMOS transistors; and first and second output terminals, said first output terminal connected to an emitter of said NPN transistor having a base connected with a drain of said fourth nMOS transistor, and said second output terminal connected to an emitter of said NPN transistor having a base connected with a drain of said third nMOS transistor, said first and second output terminals for outputting complementary logic output signals; wherein said first and said second output terminals of said first BiCMOS latch circuit being connected, respectively, to gates of said third and said fourth nMOS transistors of said second BiCMOS latch circuit.
-
Specification