High speed conditional synchronous one shot circuit
First Claim
1. A high speed conditional synchronous one-shot circuit comprisinga master flip-flop having a master input terminal, a master clock terminal, and a master output terminal, the master flip-flop generating a master output signal at the master output terminal in response to an input signal at the master input terminal while a clock signal at the master clock terminal is low and latching the master output signal while the clock signal is high, anda slave flip-flop having a slave input terminal, a slave clock terminal, a slave reset terminal responses to the clock signal, and a slave output terminal, the slave flip-flop generating an output signal at the slave output terminal in response to an input signal at the slave input terminal and when the clock signal at the slave clock terminal is high.said master flip-flop comprising a first transfer gate serially connected with a first bidirectional inverter,said slave flip-flop comprising a second transfer gate serially connected with a second bidirectional inverter,said master input terminal connected to said first transfer gate,means operably connecting the clock signal to control said first transfer gate and said second transfer gate,an output of said first bidirectional inverter coupled through the second transfer gate to an input of the second bidirectional inverter,the slave output terminal connected to an output of said second bidirectional inverter, anda reset transistor periodically applying a reset voltage to the input to the second bidirectional inverter in response to the clock signal.
1 Assignment
0 Petitions
Accused Products
Abstract
A high speed conditional synchronous one-shot circuit includes a master flip-flop for receiving an input signal and a clock signal and generating an output signal in response to the input signal and holding the output signal while the clock signal is high, the output signal going low upon the clock signal going low. A slave flip-flop has an input for receiving the output signal from the first flip-flop and a reset terminal for receiving a reset signal when the clock signal is low, a second flip-flop generating an output signal when the clock signal is high and in response to the output signal from the first flip-flop. In another embodiment, the one-shot circuit comprises a plurality of NAND gates, each gate having a plurality of inputs and an output.
-
Citations
4 Claims
-
1. A high speed conditional synchronous one-shot circuit comprising
a master flip-flop having a master input terminal, a master clock terminal, and a master output terminal, the master flip-flop generating a master output signal at the master output terminal in response to an input signal at the master input terminal while a clock signal at the master clock terminal is low and latching the master output signal while the clock signal is high, and a slave flip-flop having a slave input terminal, a slave clock terminal, a slave reset terminal responses to the clock signal, and a slave output terminal, the slave flip-flop generating an output signal at the slave output terminal in response to an input signal at the slave input terminal and when the clock signal at the slave clock terminal is high. said master flip-flop comprising a first transfer gate serially connected with a first bidirectional inverter, said slave flip-flop comprising a second transfer gate serially connected with a second bidirectional inverter, said master input terminal connected to said first transfer gate, means operably connecting the clock signal to control said first transfer gate and said second transfer gate, an output of said first bidirectional inverter coupled through the second transfer gate to an input of the second bidirectional inverter, the slave output terminal connected to an output of said second bidirectional inverter, and a reset transistor periodically applying a reset voltage to the input to the second bidirectional inverter in response to the clock signal.
Specification