Bus bar having reduced parasitic inductances and equal current path lengths
First Claim
1. A bus bar comprising:
- a first plate connected to a collector of a first transistor, a collector of a second transistor, an emitter of a third transistor and an emitter of a fourth transistor;
a second plate including a second plate input connected to a collector of said third transistor and a collector of said fourth transistor;
a third plate including a third plate input connected to an emitter of said first transistor and an emitter of said second transistor; and
a fourth plate which is connected to said first plate;
wherein said first plate, said second plate, and said third plate are disposed and arranged such that the length of the current path from said fourth plate through said first transistor to said input of said third plate is equal to the length of the current path from said fourth plate through said second transistor to said input of said third plate, and the length of the current path from said fourth plate through said third transistor to said input of said second plate is equal to the length of the current path from said fourth plate through said fourth transistor to said input of said second plate.
1 Assignment
0 Petitions
Accused Products
Abstract
A bus bar having reduced parasitic inductance and equal current path lengths. A bus bar of the present invention has a first plate connected to a collector of a first transistor, a collector of a second transistor, an emitter of a third transistor and an emitter of a fourth transistor; a second plate including a second plate input connected to a collector of the third transistor and a collector of the fourth transistor; a third plate including a third plate input connected to an emitter of the first transistor and an emitter of the second transistor; and a fourth plate which is connected to the first plate. The first plate, the second plate, and the third plate are disposed and arranged such that the lengths of the current paths from the fourth plate through the first transistor to the input of the third plate is equal to the length of the current path from the fourth plate through the second transistor to the input of the third plate. Similarly, the current path from the fourth plate through the third transistor to the input of the second plate is equal to the length of the current path from the fourth plate through the fourth transistor to the input of the second plate. A bus bar of the present invention has many advantages including reduced parasitic inductances, equal current path lengths, ease of construction, the ability to keep parallel transistor operating temperatures equal, and the inputs and output being located on the same side of the bus bar. Additionally, a method of increasing converter efficiency is disclosed. The method comprises providing equal length current paths and planar structures that reduce parasitic inductances and maintain equal current sharing and temperature characteristics.
21 Citations
7 Claims
-
1. A bus bar comprising:
-
a first plate connected to a collector of a first transistor, a collector of a second transistor, an emitter of a third transistor and an emitter of a fourth transistor; a second plate including a second plate input connected to a collector of said third transistor and a collector of said fourth transistor; a third plate including a third plate input connected to an emitter of said first transistor and an emitter of said second transistor; and a fourth plate which is connected to said first plate; wherein said first plate, said second plate, and said third plate are disposed and arranged such that the length of the current path from said fourth plate through said first transistor to said input of said third plate is equal to the length of the current path from said fourth plate through said second transistor to said input of said third plate, and the length of the current path from said fourth plate through said third transistor to said input of said second plate is equal to the length of the current path from said fourth plate through said fourth transistor to said input of said second plate. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
Specification