FRAM, FRAM card, and card system using the same
First Claim
1. A ferroelectric memory comprising:
- a memory cell array having memory cells arranged in the form of a matrix having rows and columns, each memory cell including an information storage capacitor utilizing a ferroelectric material as an inter-plate insulation film and a MOS transistor for transferring electrical charges, the information storage capacitor and the MOS transistor being connected in series;
a plurality of word lines, each of the word lines being connected in common to gates of the MOS transistors of the memory cells belonging to one of the rows;
a plurality of plate lines, each of the plate lines being connected in common to plates of the information storage capacitors of the memory cells belonging to one of the rows;
a plurality of bit lines, each of the bit lines being connected in common to one end of the MOS transistors of the memory cells belonging to one of the columns;
a word line selection circuit for selecting at least one of said plurality of word lines according to an address signal;
a plate line selection circuit for selecting at least one of said plurality of plate lines according to said address signal the plate line selection circuit controlling the voltage of selected plate lines;
a power on reset circuit for generating a power on reset signal of a predetermined level, the power on reset signal being generated for a predetermined period of time in response to a power supply being turned on; and
an erroneous programming prevention circuit including a plurality of first switching transistors, each of the first switching transistors being connected between one of said bit lines and one or more first nodes at a first predetermined potential,wherein said plurality of first switching transistors are controlled by said power on reset signal so that the first switching transistors are on for the predetermined period of time after the power supply is turned on so as to supply the first predetermined potential to the bit lines during the predetermined period of time.
1 Assignment
0 Petitions
Accused Products
Abstract
Circuitry within a ferroelectric memory prevents inversion of the polarization of ferroelectric memory cells caused by a power on reset signal to avoid corruption of data stored therein. A ferroelectric memory includes a memory cell array, a plurality of word lines commonly connected to the gates of the cell transistors in the same row, a plurality of plate lines commonly connected to the plates of the cell capacitors in the same row, a plurality of bit lines commonly connected to one end of the cell transistors in the same row, and a power on reset circuit for generating a power on reset signal of a predetermined level for a predetermined period of time after the power supply is turned on. An erroneous programming prevention circuit within the memory includes a plurality of switching transistors connected between all of the bit lines and plate lines and a plurality of nodes at a predetermined potential. The switching transistors are controlled by the power on reset signal so that they are on for a predetermined period of time.
-
Citations
13 Claims
-
1. A ferroelectric memory comprising:
-
a memory cell array having memory cells arranged in the form of a matrix having rows and columns, each memory cell including an information storage capacitor utilizing a ferroelectric material as an inter-plate insulation film and a MOS transistor for transferring electrical charges, the information storage capacitor and the MOS transistor being connected in series; a plurality of word lines, each of the word lines being connected in common to gates of the MOS transistors of the memory cells belonging to one of the rows; a plurality of plate lines, each of the plate lines being connected in common to plates of the information storage capacitors of the memory cells belonging to one of the rows; a plurality of bit lines, each of the bit lines being connected in common to one end of the MOS transistors of the memory cells belonging to one of the columns; a word line selection circuit for selecting at least one of said plurality of word lines according to an address signal; a plate line selection circuit for selecting at least one of said plurality of plate lines according to said address signal the plate line selection circuit controlling the voltage of selected plate lines; a power on reset circuit for generating a power on reset signal of a predetermined level, the power on reset signal being generated for a predetermined period of time in response to a power supply being turned on; and an erroneous programming prevention circuit including a plurality of first switching transistors, each of the first switching transistors being connected between one of said bit lines and one or more first nodes at a first predetermined potential, wherein said plurality of first switching transistors are controlled by said power on reset signal so that the first switching transistors are on for the predetermined period of time after the power supply is turned on so as to supply the first predetermined potential to the bit lines during the predetermined period of time. - View Dependent Claims (2, 3)
-
-
4. A ferroelectric memory comprising:
-
a memory cell array having memory cells arranged in a matrix having rows and columns, each memory cell including an information storage capacitor utilizing a ferroelectric material as an inter-plate insulation film and a MOS transistor for transferring electrical charges, each MOS transistor of the memory cells of one of the rows being commonly connected by a word line, one electrode of each information storage capacitor of the memory cells of one of the rows being commonly connected by a plate line, and one terminal of each MOS transistor of the memory cells of one of the columns being commonly connected by a bit line; a power on circuit for outputting a first signal of a predetermined period in response to a power supply being turned on; and means for setting each plate line and each bit line to a first potential in response to said first signal. - View Dependent Claims (5, 6, 7, 8)
-
-
9. A ferroelectric memory comprising:
-
a memory cell array having memory cells arranged in a matrix having rows and columns, each memory cell having an information storage capacitor utilizing a ferroelectric material as an inter-plate insulation film and a MOS transistor for transferring electrical charges, each MOS transistor of the memory cells of one of the rows being commonly connected by a word line, one electrode of each information storage capacitor of the memory cells of one of the rows being commonly connected by a plate electrode line, and one terminal of each MOS transistor of the memory cells of one of the columns being commonly connected by a bit line; a power on circuit for outputting a first signal of a predetermined period in response to a power supply be turned on; and means for setting each plate electrode line and each word line to a first potential in response to said first signal. - View Dependent Claims (10, 11, 12, 13)
-
Specification