Semiconductor memory
First Claim
Patent Images
1. A semiconductor memory comprising:
- a pair of data lines which are formed substantially in parallel to each other;
a plurality of word lines, each of which is arranged so as to intersect with both of said pair of data lines;
a plurality of dynamic memory cells, each of which is coupled to one of said word lines and to one of said pair of data lines;
an amplifier a pair of N-channel MOS transistors, a pair of P-channel MOS transistors, a first switching MOS transistor of N-channel type and a second switching MOS transistor of P-channel type, wherein each transistor of said pair of N-channel MOS transistors has a gate cross-coupled to a drain of the other transistor of said pair of N-channel MOS transistors, wherein a drain of one of said pair of N-channel MOS transistors is coupled to one of said pair of data lines and the drain of the other of said pair of N-channel MOS transistors is coupled to the other of said pair of data lines, wherein each transistor of said pair of P-channel MOS transistors has a gate cross-coupled to a drain of the other transistor of said pair of P-channel MOS transistors, wherein a drain of one of said pair of P-channel MOS transistors is coupled to one of said pair of data lines and the drain of the other of said pair of P-channel MOS transistors is coupled to the other of said pair of data lines, wherein said first switching MOS transistor has a drain coupled to a source of each of said pair of N-channel MOS transistors and a source coupled to a first potential terminal being supplied with a low-level potential, wherein said second switching MOS transistor has a drain coupled to a source of each of said pair of P-channel MOS transistors and a source coupled to a second potential terminal being supplied with a high-level potential, and wherein said amplifier provides said data lines with said high-level potential and said low-level potential, respectively; and
a precharging circuit including a third switching MOS transistor, a fourth switching MOS transistor and a fifth switching MOS transistor, wherein said third switching MOS transistor has a source-drain path provided between said pair of data lines, wherein said fourth switching MOS transistor has a source-drain path provided between one of said pair of data lines and a third potential terminal being supplied with an intermediate level potential between said high-level potential and said low-level potential, wherein said fifth switching MOS transistor has a source-drain path provided between the other of said pair of data lines and said third potential terminal, and wherein said third, fourth and fifth switching MOS transistors set said pair of data lines at said intermediate level when said plurality of memory cells are in a non-selected state.
1 Assignment
0 Petitions
Accused Products
Abstract
A dynamic RAM integrated circuit of the one-element memory cell type is provided with a plurality of data lines, a sense amplifier, a plurality of word lines disposed in a manner to intersect with the data lines, and memory cells disposed at the points of intersection between the data lines and the word lines. The RAM includes a P-type semiconductor substrate and an N-type well region formed in the substrate. The memory cells are disposed within the well, and the sense amplifier, which is connected to the date lines, is constructed of a pair of N-channel MOSFETs formed in the semiconductor substrate and a pair of P-channel MOSFETs formed in the well region.
4 Citations
8 Claims
-
1. A semiconductor memory comprising:
-
a pair of data lines which are formed substantially in parallel to each other; a plurality of word lines, each of which is arranged so as to intersect with both of said pair of data lines; a plurality of dynamic memory cells, each of which is coupled to one of said word lines and to one of said pair of data lines; an amplifier a pair of N-channel MOS transistors, a pair of P-channel MOS transistors, a first switching MOS transistor of N-channel type and a second switching MOS transistor of P-channel type, wherein each transistor of said pair of N-channel MOS transistors has a gate cross-coupled to a drain of the other transistor of said pair of N-channel MOS transistors, wherein a drain of one of said pair of N-channel MOS transistors is coupled to one of said pair of data lines and the drain of the other of said pair of N-channel MOS transistors is coupled to the other of said pair of data lines, wherein each transistor of said pair of P-channel MOS transistors has a gate cross-coupled to a drain of the other transistor of said pair of P-channel MOS transistors, wherein a drain of one of said pair of P-channel MOS transistors is coupled to one of said pair of data lines and the drain of the other of said pair of P-channel MOS transistors is coupled to the other of said pair of data lines, wherein said first switching MOS transistor has a drain coupled to a source of each of said pair of N-channel MOS transistors and a source coupled to a first potential terminal being supplied with a low-level potential, wherein said second switching MOS transistor has a drain coupled to a source of each of said pair of P-channel MOS transistors and a source coupled to a second potential terminal being supplied with a high-level potential, and wherein said amplifier provides said data lines with said high-level potential and said low-level potential, respectively; and a precharging circuit including a third switching MOS transistor, a fourth switching MOS transistor and a fifth switching MOS transistor, wherein said third switching MOS transistor has a source-drain path provided between said pair of data lines, wherein said fourth switching MOS transistor has a source-drain path provided between one of said pair of data lines and a third potential terminal being supplied with an intermediate level potential between said high-level potential and said low-level potential, wherein said fifth switching MOS transistor has a source-drain path provided between the other of said pair of data lines and said third potential terminal, and wherein said third, fourth and fifth switching MOS transistors set said pair of data lines at said intermediate level when said plurality of memory cells are in a non-selected state. - View Dependent Claims (2)
-
-
3. A semiconductor memory comprising:
-
a pair of data lines which are formed substantially in parallel to each other; a plurality of word lines, each of which is arranged so as to intersect with both of said pair of data lines; a plurality of dynamic memory cells, each of which is coupled to one of said word lines and to one of said pair of data lines; an amplifier including a pair of N-channel MOS transistors, a pair of P-channel MOS transistors, a first switching MOS transistor of N-channel type and a second switching MOS transistor of P-channel type, wherein each transistor of said pair of N-channel MOS transistors has a gate cross-coupled to a drain of the other transistor of said pair of N-channel MOS transistors, wherein a drain of one of said pair of N-channel MOS transistors is coupled to one of said pair of data lines and the drain of the other of said pair of N-channel MOS transistors is coupled to the other of said pair of data lines, wherein each transistor of said pair of P-channel MOS transistors has a gate cross-coupled to a drain of the other transistor of said pair of P-channel MOS transistors, wherein a drain of one of said pair of P-channel MOS transistors is coupled to one of said pair of data lines and the drain of the other of said pair of P-channel MOS transistors is coupled to the other of said pair of data lines, wherein said first switching MOS transistor has a drain coupled to a source of each of said pair of N-channel MOS transistors and a source coupled to a first potential terminal being supplied with a low-level potential, wherein said second switching MOS transistor has a drain supplied to a source of each of said pair of P-channel MOS transistors and a source coupled to a second potential terminal being supplied with a high-level potential, wherein said amplifier provides said data lines with said high-level potential and said low-level potential, respectively, and wherein said first switching MOS transistor and said second switching MOS transistor are turned "on" at the same time; and a precharging circuit including a third switching MOS transistor, a fourth switching MOS transistor and a fifth switching MOS transistor, wherein said third switching MOS transistor has a source-drain path provided between said pair of data lines, wherein said fourth switching MOS transistor has a source-drain path provided between one of said pair of data lines and a third potential terminal being supplied with an intermediate level potential between said high-level potential and said low-level potential, wherein said fifth switching MOS transistor has a source-drain path provided between the other of said pair of data lines and said third potential terminal, and wherein said third, fourth and fifth switching MOS transistors set said pair of data lines at said intermediate level when said plurality of memory cells are in a non-selected state. - View Dependent Claims (4, 5)
-
-
6. A semiconductor memory comprising:
-
a pair of data lines which are formed substantially in parallel to each other; a plurality of word lines, each of which is arranged so as to intersect with both of said pair of data lines; a plurality of dynamic memory cells, each of which is coupled to one of said word lines and to one of said pair of data lines; an amplifier including a pair of N-channel MOS transistors, a pair of P-channel MOS transistors, a first switching MOS transistor of N-channel type and a second switching MOS transistor of P-channel type, wherein each transistor of said pair of N-channel MOS transistors has a gate cross-coupled to a drain of the other transistor of said pair of N-channel MOS transistors, wherein a drain of one of said pair of N-channel MOS transistors is coupled to one of said pair of data lines and the drain of the other of said pair of N-channel MOS transistors is coupled to the other of said pair of data lines, wherein each transistor of said pair of P-channel MOS transistors has a gate cross-coupled to a drain of the other transistor of said pair of P-channel MOS transistors, wherein a drain of one of said pair of P-channel MOS transistors is coupled to one of said pair of data lines and the drain of the other of said pair of P-channel MOS transistors is coupled to the other of said pair of data lines, wherein said first switching MOS transistor has a drain coupled to a source of each of said pair of N-channel MOS transistors and a source coupled to a first potential terminal being supplied with a low-level potential, wherein said second switching MOS transistor has a drain coupled to a source of each of said pair of P-channel MOS transistors and a source coupled to a second potential terminal being supplied with a high-level potential, and wherein said amplifier provides said data lines with said high-level potential and said low-level potential, respectively, and wherein said first switching MOS transistor is turned "on" at a time different from a time when said second switching MOS transistor is turned "on"; and a precharging circuit including a third switching MOS transistor, a fourth switching MOS transistor and a fifth switching MOS transistor, wherein said third switching MOS transistor has a source-drain path provided between said pair of data lines, wherein said fourth switching MOS transistor has a source-drain path provided between one of said pair of data lines and a third potential terminal being supplied with an intermediate level potential between said high-level potential and said low-level potential, wherein said fifth switching MOS transistor has a source-drain path provided between the other of said pair of data lines and said third potential terminal, and wherein said third, fourth and fifth switching MOS transistors set said pair of data lines at said intermediate level when said plurality of memory cells are in a non-selected state. - View Dependent Claims (7, 8)
-
Specification