×

Serial bit rate converter embedded in a switching matrix

  • US 5,818,834 A
  • Filed: 03/11/1996
  • Issued: 10/06/1998
  • Est. Priority Date: 07/16/1993
  • Status: Expired due to Fees
First Claim
Patent Images

1. A time division switching matrix capable of effecting rate conversion comprising a plurality of serial inputs for connection to respective serial input links, each capable of carrying time division multiplexed PCM channels, a plurality of serial outputs for connection to respective serial output links, each capable of carrying time division multiplexed PCM channels, and a serial-to-parallel converter associated with each input for converting a serial input stream to parallel format, characterized in that said serial-to-parallel converters are shift registers that are reconfigurable to produce the same net parallel throughput regardless of the bit rate of the associated input link, said shift registers are staggered in length to delay the time at which the input data are ready to be parallel loaded, and for different data rates unique input shift register clocks are provided to properly shift the input data at the desired data rate.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×