×

Random number generator for jittered pulse repetition interval radar systems

  • US 5,847,677 A
  • Filed: 07/07/1997
  • Issued: 12/08/1998
  • Est. Priority Date: 07/07/1997
  • Status: Expired due to Fees
First Claim
Patent Images

1. A system for generating a pulsed signal with a jittered pulse repetition interval, comprising:

  • a) a clock means for generating a clock signal;

    b) a memory means for storing a list of numbers comprising a jitter code;

    c) a first counter means connected to receive said jitter code number from said memory means, connected also to receive and toggle on said clock signal, connected also to receive a load signal which causes said first counter means to load said jitter code number from said memory means, and having an output that generates a done signal indicating that it has finished counting the said jitter code number previously loaded;

    d) an or-gate means connected to receive said done signal from said first counter means, and connected to receive a load-control signal from a digital data processing means, and having an output;

    e) a D-flip-flop means connected to toggle on said clock signal, and connected to receive said done signal from said first counter means, and having an output;

    f) a first latch means connected to toggle on said output of said or-gate, and connected to receive said jitter code number from said memory means and having an output;

    g) a second latch means connected to toggle on a radar trigger signal from a delay generator means, and connected to receive said jitter-code number from said output of said first latch, and having an output;

    h) said delay generator means connected to receive said jitter code number from said output of said second latch means, connected to receive a trigger-in signal from said output of said D-flip-flop, and to produce said pulsed signal output, wherein said delay generator means has a predetermined time delay relationship between its trigger-in signal and its output that is proportional to said received jitter code number;

    i) a second counter means connected to toggle on said done signal of said first counter means and connected to said memory means such that when said second counter means is toggled, the memory location in said memory means is incremented such that another number from said jitter code is available to both said first counter means and said first latch means; and

    j) a digital data processor means connected to control said memory means, said second counter means and said delay generator means such that said output pulsed signal has a desirable jittered pulse repetition interval.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×