Silicided shallow junction transistor formation and structure with high and low breakdown voltages
DC CAFCFirst Claim
1. In an integrated circuit in and on a silicon substrate having an active region including a field effect transistor with a source and a drain and a gate, all of which a conductive contact is made comprising:
- a single crystalline silicon substrate with a upper surface region;
a shallow junction for each of the source and drain of the transistor underlying said upper surface of the silicon substrate;
a metal silicide layer having a lower surface disposed adjacent the shallow junction of each of the source and drain in the silicon substrate and above said upper surface of the silicon substrate; and
an epitaxial silicon layer disposed between said upper silicon surface and said lower surface of metal silicide and adjacent the shallow junction of each of the source and drain whereby the metal silicide does not extend below the upper silicon surface and encroach upon the shallow junction of each of the source and the drain.
2 Assignments
Litigations
1 Petition
Accused Products
Abstract
A method, and structure resulting therefrom, of forming a metal silicide at a shallow junction in a single crystal substrate without encroaching on the shallow junction by forming a metal layer on the substrate over the junction followed by forming a layer of a silicon material which reacts with the metal faster than the silicon in the single crystal substrate. Titanium is the preferred metal and amorphous silicon is the preferred silicon layer and is of a thickness to react with all of the titanium. The two layers are rapid thermal annealed to form titanium silicide. A second rapid thermal anneal is performed which converts the majority of the C49 phase of the titanium silicide to a less resistive and more conductive C54 phase and causes a silicon epitaxial layer to form between silicon substrate and the titanium silicide.
-
Citations
13 Claims
-
1. In an integrated circuit in and on a silicon substrate having an active region including a field effect transistor with a source and a drain and a gate, all of which a conductive contact is made comprising:
-
a single crystalline silicon substrate with a upper surface region; a shallow junction for each of the source and drain of the transistor underlying said upper surface of the silicon substrate; a metal silicide layer having a lower surface disposed adjacent the shallow junction of each of the source and drain in the silicon substrate and above said upper surface of the silicon substrate; and an epitaxial silicon layer disposed between said upper silicon surface and said lower surface of metal silicide and adjacent the shallow junction of each of the source and drain whereby the metal silicide does not extend below the upper silicon surface and encroach upon the shallow junction of each of the source and the drain. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9)
-
-
10. In an integrated circuit in and on a silicon substrate having an active region including a bipolar transistor with an emitter, base and collector all of which a conductive contact is made comprising:
-
a single crystalline silicon substrate with a upper surface region; a shallow junction for the emitter of the transistor underlying said upper surface of the silicon substrate; a metal silicide layer having a lower surface disposed adjacent the shallow junction of the emitter of the transistor in the silicon substrate and above said upper surface of the silicon substrate; and an epitaxial silicon layer disposed between said upper silicon surface and said lower surface of metal silicide and adjacent the shallow junction of the emitter whereby the metal silicide does not extend below the upper silicon surface and encroach upon the shallow junction of the emitter. - View Dependent Claims (11, 12, 13)
-
Specification