Communication system which in a first mode supports concurrent memory acceses of a partitioned memory array and in a second mode supports non-concurrent memory accesses to the entire memory array
First Claim
1. A system, comprising:
- a memory array including an upper memory bank and a lower memory bank;
a CPU coupled to said memory array;
a bus master device coupled to said memory array; and
a memory controller coupled to said CPU, to said bus master device, and to said memory array,wherein said memory controller operates in a first mode to transfer data between the CPU and the lower memory bank concurrently with transferring data between said upper memory bank and said bus master device, and in a second mode said memory controller operates to transfer data between said upper and lower memory banks and said CPU nonconcurrently with transferring data between said upper and lower memory banks and the bus master device;
a system arbiter coupled to said CPU and to said bus master device;
wherein in said first mode said system arbiter arbitrates between said CPU and said bus master device for access to said upper memory bank and wherein in said first mode said CPU has dedicated access to said lower memory bank and in a second mode said system arbiter arbitrates for access to said upper and lower memory banks between said CPU and said bus master device.
3 Assignments
0 Petitions
Accused Products
Abstract
A communication system is provided that includes a mechanism for selectively addressing memory banks depending upon the configuration of that system. The communication system can therefore operate in accordance with two possible modes of operation. According to a first mode, the local CPU can access one set of memory banks concurrent with an external device accessing the other set of memory banks. According to a second mode of operation, either the local CPU can access the memory banks or an external device can access the memory banks, one exclusive of the other. In one version of the second mode of operation, address signals to the memory banks can be physically connected leaving signals free to be used as general purpose input/output signals. The mechanism by which memory banks can be addressed and data transferred to and from those banks readily lends itself to communication applications to which the present system may be attributed.
76 Citations
13 Claims
-
1. A system, comprising:
-
a memory array including an upper memory bank and a lower memory bank; a CPU coupled to said memory array; a bus master device coupled to said memory array; and a memory controller coupled to said CPU, to said bus master device, and to said memory array, wherein said memory controller operates in a first mode to transfer data between the CPU and the lower memory bank concurrently with transferring data between said upper memory bank and said bus master device, and in a second mode said memory controller operates to transfer data between said upper and lower memory banks and said CPU nonconcurrently with transferring data between said upper and lower memory banks and the bus master device; a system arbiter coupled to said CPU and to said bus master device;
wherein in said first mode said system arbiter arbitrates between said CPU and said bus master device for access to said upper memory bank and wherein in said first mode said CPU has dedicated access to said lower memory bank and in a second mode said system arbiter arbitrates for access to said upper and lower memory banks between said CPU and said bus master device. - View Dependent Claims (2, 3, 4, 5, 6)
-
-
7. A memory controller, comprising:
-
a lower memory bank controller for providing data access to a lower memory bank; and an upper memory bank controller for providing data access to an upper memory bank; wherein in a first mode said lower memory bank controller is dedicated to data accesses from a first device, and said upper memory bank controller provides data accesses for said first device and a second device; and wherein in a second mode said lower memory bank controller and said upper memory bank controller operate together to provide access to both said lower and upper memory banks for accesses from said first device and for accesses from said second device. - View Dependent Claims (8, 9, 10, 11, 12)
-
-
13. A method for accessing a memory array including a lower and an upper memory bank, the method comprising:
-
in a first mode providing dedicated access to the lower memory bank for a first device, arbitrating for access to the upper memory bank between said first device and a second device, and transferring data between said lower memory bank and said first device concurrently with transferring data between said upper memory bank and said second device; and in a second mode arbitrating for access to said lower and upper memory banks between said first device and said second device, and transferring data between said lower and upper memory banks and said first device non-concurrently with transferring data between said lower and upper memory banks and said second device.
-
Specification