Method and apparatus for updating flash memory resident firmware through a standard disk drive interface
First Claim
1. An apparatus comprising:
- a microprocessor to execute a plurality of processes for controlling operations of a long term memory array;
an EEPROM memory, coupled to the microprocessor, to store the plurality of processes; and
a random access memory, coupled to the microprocessor, to store one or more of the plurality of processes for execution by the microprocessor;
the microprocessor, in response to an update command from a host processor, to write an update process stored in the EEPROM memory to the random access memory and execute the update process to erase the EEPROM memory, receive a predetermined amount of data from the host processor through a standard disk drive interface, wherein the host processor provides other data to the long term memory array via the standard disk drive interface as if the long term memory array were a standard disk drive, the microprocessor further to write the predetermined amount of data to the EEPROM memory, and continue receiving and writing the predetermined amount of data until the EEPROM memory has been updated, the microprocessor and the host processor to reset after the EEPROM memory has been updated.
0 Assignments
0 Petitions
Accused Products
Abstract
A method for updating the content of EEPROM memory used for controlling processes run on a microprocessor used to control the operations of a long term memory array which includes moving an update process stored in the EEPROM memory to a random access memory associated with the microprocessor; and then using the update process stored in random access memory for erasing the contents of the EEPROM memory, and furnishing data to the microprocessor on a sector by sector basis from a host computer through an interface used by the microprocessor to provide data to the long term memory array. The data furnished by the host is written sector by sector to the EEPROM memory until the EEPROM memory has been updated.
-
Citations
15 Claims
-
1. An apparatus comprising:
-
a microprocessor to execute a plurality of processes for controlling operations of a long term memory array; an EEPROM memory, coupled to the microprocessor, to store the plurality of processes; and a random access memory, coupled to the microprocessor, to store one or more of the plurality of processes for execution by the microprocessor; the microprocessor, in response to an update command from a host processor, to write an update process stored in the EEPROM memory to the random access memory and execute the update process to erase the EEPROM memory, receive a predetermined amount of data from the host processor through a standard disk drive interface, wherein the host processor provides other data to the long term memory array via the standard disk drive interface as if the long term memory array were a standard disk drive, the microprocessor further to write the predetermined amount of data to the EEPROM memory, and continue receiving and writing the predetermined amount of data until the EEPROM memory has been updated, the microprocessor and the host processor to reset after the EEPROM memory has been updated. - View Dependent Claims (2, 3, 4, 5)
-
-
6. An apparatus for updating an EEPROM memory which stores processes run on a microprocessor used to control operations of a long term memory array, the apparatus comprising:
-
means for writing, in response to an update command of a host processor, an update process stored in the EEPROM memory to a random access memory associated with the microprocessor; and means for using the update process stored in random access memory, said means for using comprising means for erasing the EEPROM memory, means for furnishing a predetermined amount of data to the microprocessor from a host processor through a standard disk drive interface, wherein the host processor provides other data to the long term memory array via the standard disk drive interface as if the long term memory array were a standard disk drive, means for writing the predetermined amount of data to the EEPROM memory, the means for furnishing and means for writing continuing the furnishing and the writing until the EEPROM memory has been updated, and means for resetting the microprocessor and the host processor after the EEPROM memory has been updated. - View Dependent Claims (7, 8, 9, 10)
-
-
11. A system comprising:
-
a host processor; and a long term memory coupled to the host processor, the long term memory comprising a microprocessor to execute a plurality of processes for controlling operations of the long term memory array; an EEPROM memory, coupled to the microprocessor, to store the plurality of processes; and a random access memory, coupled to the microprocessor, to store one or more of the plurality of processes for execution by the microprocessor; the microprocessor, in response to an update command from the host processor, to write an update process stored in the EEPROM memory to the random access memory and execute the update process to erase the EEPROM memory, receive a predetermined amount of data from the host processor through a standard disk drive interface, wherein the host processor provides other data to the long term memory array via the standard disk drive interface as if the long term memory array were a standard disk drive, the microprocessor further to write the predetermined amount of data to the EEPROM memory, and continue receiving and writing the predetermined amount of data until the EEPROM memory has been updated, the microprocessor and the host processor to reset after the EEPROM memory has been updated. - View Dependent Claims (12, 13, 14, 15)
-
Specification