Output ESD protection using dynamic-floating-gate arrangement
First Claim
Patent Images
1. An apparatus for improving the ESD robustness of driving-current-programmable CMOS output buffers in cell libraries, comprising:
- a connection to an output pad;
a connection to a pre-buffer circuit;
a finger-type output CMOS having a plurality of poly-gate fingers connected to said output pad connection and with at least one CMOS output buffer finger connected to said pre-buffer circuit connection and the remaining unused CMOS output buffer fingers connected to one of two voltage sources; and
means for dynamically floating the gate of the unused CMOS output buffer during ESD stress from an ESD voltage on said output pad connection, so that the unused CMOS output buffer can be turned ON to bypass the ESD current, said means comprising;
a resistance connected between said two voltage sources;
a capacitance connected between said resistance and said one of said two voltage sources; and
a small-dimension CMOS device having its drain connected to the gate of said unused CMOS buffer, its source connected to said one of said two voltage sources, and its gate connected between said resistance and said capacitance.
1 Assignment
0 Petitions
Accused Products
Abstract
A dynamic-floating-gate arrangement is used to improve the ESD robustness of driving-current-programmable CMOS output buffers in cell libraries, by suitably dynamically floating the gates of the NMOS/PMOS buffers using a small-dimension CMOS device having its drain connected to the gate of an unused CMOS buffer, its source connected to one of two voltage sources, and its gate connected between a resistance, that is connected between the two voltage sources, and a capacitance connected between the resistance and the same one of the two voltage sources as the source of the small-dimension CMOS device.
-
Citations
20 Claims
-
1. An apparatus for improving the ESD robustness of driving-current-programmable CMOS output buffers in cell libraries, comprising:
-
a connection to an output pad; a connection to a pre-buffer circuit; a finger-type output CMOS having a plurality of poly-gate fingers connected to said output pad connection and with at least one CMOS output buffer finger connected to said pre-buffer circuit connection and the remaining unused CMOS output buffer fingers connected to one of two voltage sources; and means for dynamically floating the gate of the unused CMOS output buffer during ESD stress from an ESD voltage on said output pad connection, so that the unused CMOS output buffer can be turned ON to bypass the ESD current, said means comprising; a resistance connected between said two voltage sources; a capacitance connected between said resistance and said one of said two voltage sources; and a small-dimension CMOS device having its drain connected to the gate of said unused CMOS buffer, its source connected to said one of said two voltage sources, and its gate connected between said resistance and said capacitance. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
-
9. A method for improving the ESD robustness of driving-current-programmable CMOS output buffers in cell libraries, comprising the steps of:
-
providing a finger-type output CMOS having a plurality of poly-gate fingers connected at one end to an output pad; connecting the other end of at least one of said CMOS output buffer fingers to a pre-buffer circuit; connecting the other ends of the remaining unused CMOS output buffer fingers to ground; and dynamically floating the gate of the unused CMOS output buffer during ESD stress, so that the unused CMOS output buffer can be turned ON to bypass the ESD current by the steps of; connecting a resistance to a voltage source; connecting a capacitance between said resistance and ground; and connecting a small-dimension CMOS device with its drain connected to the gate of said unused CMOS buffer, its source connected to ground, and its gate connected between said resistance and said capacitance. - View Dependent Claims (10, 11, 12, 13, 14, 15, 16)
-
-
17. A driving-current-programmable output CMOS having a plurality of poly-gate fingers connected to an output and with at least one CMOS output buffer finger connected to a pre-buffer circuit and the remaining unused CMOS output buffer fingers connected to one of two voltage sources, wherein the improvement comprises:
-
means for dynamically floating the gates of the unused CMOS output buffers during ESD stress from an ESD voltage on said output, so that the unused CMOS output buffers can be turned ON to bypass the ESD current, said means comprising; at least one resistance connected between said two voltage sources; at least one capacitances connected between said resistance and said one of said two voltage sources; and at least one small-dimension CMOS device having its drain connected to the gate of one of said unused CMOS buffers, its source connected to said one of said two voltage sources, and its gate connected between said one resistance and said one capacitance. - View Dependent Claims (18, 19, 20)
-
Specification