Voltage level shifter
First Claim
1. A digital circuit comprising:
- (i) a low voltage portion outputting digital signal voltage values being one of a first value and a second value;
(ii) a high voltage portion receiving a digital signal voltage values being one of a third value and a fourth value, a difference between said fourth value and said third value being greater than a difference between said second value and said first value; and
(iii) an interface circuit for passing a low voltage digital signal from said low voltage portion to said high voltage portion;
wherein(iv) said interface circuit senses a transition in said low voltage digital signal from said first value to said second value to trigger a latch within said high voltage portion to store a value corresponding to said second value and being one of said third value and said fourth value; and
(v) a pulse signal being a transition from one of said first and second values to another of said first and second values and return to said one of said first and second values and is generated in response to said transition, said pulse signal having a pulse duration controlled by feedback from said latch indicating said second value has been stored by said latch.
3 Assignments
0 Petitions
Accused Products
Abstract
The present invention provides a voltage level shifter for use in a digital circuit having a low voltage portion and a high voltage portion. The voltage shifter comprises an interface circuit 20,32,60 that senses transitions in a low voltage digital signal from an old value to a new value and uses these to trigger latching of the new value. The latch can be a SR latch 34,62 with its set 40 and reset 42 inputs coupled to pulse generators 46,68,58,70 respectively responsive to rising and falling edges in the input low voltage signal being passed from the low voltage portion to the high voltage portion. Feedback from the output on the latch 62 can be controlled to limit the duration of the pulses from the pulse generators 68,70 and thereby reduce power consumption due to the dc current leakage associated with a low voltage to high voltage signal interface.
50 Citations
8 Claims
-
1. A digital circuit comprising:
-
(i) a low voltage portion outputting digital signal voltage values being one of a first value and a second value; (ii) a high voltage portion receiving a digital signal voltage values being one of a third value and a fourth value, a difference between said fourth value and said third value being greater than a difference between said second value and said first value; and (iii) an interface circuit for passing a low voltage digital signal from said low voltage portion to said high voltage portion;
wherein(iv) said interface circuit senses a transition in said low voltage digital signal from said first value to said second value to trigger a latch within said high voltage portion to store a value corresponding to said second value and being one of said third value and said fourth value; and (v) a pulse signal being a transition from one of said first and second values to another of said first and second values and return to said one of said first and second values and is generated in response to said transition, said pulse signal having a pulse duration controlled by feedback from said latch indicating said second value has been stored by said latch. - View Dependent Claims (2, 3, 4, 5, 8)
-
-
6. A method of operating a digital circuit, said method comprising the steps of:
-
(i) outputting from a low voltage portion a digital signal voltage value being one of a first value and a second value; (ii) receiving with a high voltage portion a digital signal voltage value being one of a third value and a fourth value, a difference between said fourth value and said third value being greater than a difference between said second value and said first value; (iii) passing a low voltage digital signal from said low voltage portion to said high voltage portion via an interface circuit; (iv) sensing, with said interface circuit, a transition in said low voltage digital signal from said first value to said second value to trigger a latch within said high voltage portion to store a value corresponding to said second value and being one of said third value and said fourth value; and (v) a pulse signal being a transition from one of said first and second values to another of said first and second values and return to said one of said first and second values and is generated in response to said transition, said pulse signal having a pulse duration controlled by feedback from said latch indicating said second value has been stored by said latch.
-
-
7. A digital circuit comprising:
-
(i) a low voltage portion outputting digital signal voltage values being one of a first value and a second value; (ii) a high voltage portion receiving a digital signal voltage values being one of a third value and a fourth value, a difference between said fourth value and said third value being greater than a difference between said second value and said first value; and (iii) an interface circuit for passing a low voltage digital signal from said low voltage portion to said high voltage portion;
wherein(iv) said interface circuit senses a transition in said low voltage digital signal from said first value to said second value to trigger a latch within said high voltage portion to store a value corresponding to said second value and being one of said third value and said fourth value, wherein a pulse signal is generated in response to said transition, said pulse signal having a pulse duration controlled by feedback from said latch indicating said second value has been stored by said latch.
-
Specification