Receive amplifier for reception of high-speed data signals
First Claim
1. A receive amplifier circuit for reception of data signals on a channel, comprising in combination:
- a) an input stage differentially responsive to the data signals, said input stage comprising two differential pairs, each differential pair being associated with two complementary load devices, each of said complementary load devices having a gate being connected to a common-gate-bias node;
b) a pair of complementary output terminals for output of amplified data signals, coupled to said input stage;
c) two current-limiting devices, each current-limiting device connected to the two complementary load devices of a respective one of the differential pairs, each current-limiting device including a gate connected to said common-gate-bias node;
d) a common mode voltage source at a location along a signal path between said input stage and said complementary output terminals, said common mode voltage source generating a common mode voltage related to a signal impressed at said complementary output terminals; and
e) an inverting amplifier connected to said common mode voltage source to feed back the common-mode voltage to said common-gate-bias node.
14 Assignments
0 Petitions
Accused Products
Abstract
A receive amplifier for high-speed data has a differential input stage with a very wide common-mode rejection range and low offset voltage. This input stage interfaces the differential data signals to be received. The input stage is a dual complementary differential configuration of ten MOS transistors preferably connected to provide a pair of differential inputs, a pair of differential outputs, and a single common-mode feedback input. The latter feedback input is used in the preferred embodiment to achieve balance and high common-mode rejection. Two-transistor CMOS inverters are preferably used both as amplifying stages after the input stage and as a feedback amplifier. In alternative embodiments, the nodes connected to the feedback input are instead reconnected to fixed voltages, typically one of the supply voltages or a fixed intermediate voltage, to form two independent amplifiers, one for each input node.
-
Citations
7 Claims
-
1. A receive amplifier circuit for reception of data signals on a channel, comprising in combination:
-
a) an input stage differentially responsive to the data signals, said input stage comprising two differential pairs, each differential pair being associated with two complementary load devices, each of said complementary load devices having a gate being connected to a common-gate-bias node; b) a pair of complementary output terminals for output of amplified data signals, coupled to said input stage; c) two current-limiting devices, each current-limiting device connected to the two complementary load devices of a respective one of the differential pairs, each current-limiting device including a gate connected to said common-gate-bias node; d) a common mode voltage source at a location along a signal path between said input stage and said complementary output terminals, said common mode voltage source generating a common mode voltage related to a signal impressed at said complementary output terminals; and e) an inverting amplifier connected to said common mode voltage source to feed back the common-mode voltage to said common-gate-bias node. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
Specification