Memory cell with vertical transistor and buried word and body lines
First Claim
1. An integrated circuit, comprising:
- a pillar of semiconductor material that extends outwardly from a working surface of a substrate, the pillar having a number of sides; and
a transistor having a body region and first and second source/drain regions formed within the pillar, and having a gate and a body contact that are each associated with a side of the pillar.
5 Assignments
0 Petitions
Accused Products
Abstract
An integrated circuit and fabrication method includes a vertical transistor for a memory cell in a dynamic random access memory (DRAM) or other integrated circuit. Vertically oriented access transistors are formed on semiconductor pillars on buried bit lines. Buried gates and body contacts are provided for each access transistor on opposing sides of the pillars. Buried word lines extend in first alternating trenches orthogonal to the bit lines. The buried word lines interconnect ones of the gates. Buried body lines extend in second alternating trenches orthogonal to the bit lines. The buried body lines interconnect body regions of adjacent access transistors. Unitary and split-conductor gate and body lines are provided for shared or independent signals to access transistors on either side of the trenches. In one embodiment, the memory cell has a surface area that is approximately 4 F2, where F is a minimum feature size. Bulk-semiconductor and semiconductor-on-insulator (SOI) embodiments are provided.
212 Citations
24 Claims
-
1. An integrated circuit, comprising:
-
a pillar of semiconductor material that extends outwardly from a working surface of a substrate, the pillar having a number of sides; and a transistor having a body region and first and second source/drain regions formed within the pillar, and having a gate and a body contact that are each associated with a side of the pillar. - View Dependent Claims (2, 3, 4, 5)
-
-
6. A memory device, comprising:
-
an array of memory cells, each cell comprising a transistor including a semiconductor pillar forming body and first and second source/drain regions, and a gate and a body contact disposed adjacent to opposing sides of the pillar, a plurality of substantially parallel word lines, each word line disposed orthogonally to the bit lines in a trench between columns of the memory cells for addressing gates of the transistors of the memory cells that are adjacent to the trench in which the word line is disposed; a plurality of substantially parallel body lines, interdigitated with the word lines, each body line disposed orthogonally to the bit lines in a trench between columns of the memory cells for providing a signal to body regions of the transistors of the memory cells that are adjacent to the trench in which the body line is disposed; and a plurality of bit lines, proximal to the substrate, and interconnecting ones of the first source/drain regions of ones of the memory cells. - View Dependent Claims (7, 8, 9, 10)
-
-
11. An integrated circuit, comprising:
-
a pillar of semiconductor material that extends outwardly from a working surface of a substrate, the pillar having an upper surface and a number of sides; and a transistor having a vertically stacked body and first and second source/drain regions formed within the pillar, and having a gate and a body contact that are each associated with a side of the pillar, wherein the gate and the body contact are located below the upper surface of the semiconductor pillar. - View Dependent Claims (12, 13)
-
-
14. A memory array comprising:
-
a plurality of substantially parallel bit lines at least partially on a substrate; a plurality of memory cells, each memory cell including an access transistor having body and first and second source/drain regions vertically formed on one of the bit lines, the second source/drain region including an upper semiconductor surface; a plurality of word lines and body lines, the word lines interconnecting gates of access transistors and the body lines interconnecting body regions of access transistors, the word and body lines interdigitated with each other and disposed orthogonally to the bit lines in isolation trenches, wherein the bit lines and the word and body lines are located below the upper semiconductor surface of the second source/drain region; and a plurality of isolation trenches extending parallel to and between the bit lines, and interposed between ones of the access transistors. - View Dependent Claims (15, 16, 17, 18, 19, 20)
-
-
21. A memory array comprising:
-
a plurality of substantially parallel bit lines at least partially on a substrate; a plurality of memory cells, each memory cell including an access transistor having body and first and second source/drain regions vertically formed on one of the bit lines, the second source/drain region including an upper semiconductor surface; a plurality of word line pairs, each word line pair disposed in first trenches extending orthogonal to the bit lines, each word line in the word line pair separated from the other word line in the word line pair; a plurality of body line pairs, each body line pair disposed in second trenches that are interdigitated with the first trenches, wherein the second trenches extend orthogonal to the bit lines, each body line in the body line pair separated from the other body line in the body line pair; and a plurality of isolation trenches extending parallel to and between the bit lines, and interposed between ones of the access transistors. - View Dependent Claims (22, 23, 24)
-
Specification