Memory circuit
First Claim
1. A memory circuit including nonvolatile memory cells, comprising:
- an output circuit for executing clock-synchronous burst read operation and clock-asynchronous normal read operation of data read from the memory cells; and
a burst mode switching circuit for setting the output circuit to the normal read mode in response to power ON, and for setting the output circuit to the burst read mode in response to a specific control signal provided from outside.
4 Assignments
0 Petitions
Accused Products
Abstract
The present invention comprises a flash memory or similar nonvolatile memory circuit characterized by a constitution that enables read operations in two modes, a clock-synchronous burst read mode and a clock-asynchronous normal read mode, the device being set to normal read mode in response to power on, and being set to burst read mode in response to a control signal instructing the burst read mode. The memory device includes a burst mode switching circuit internally. This burst mode switching circuit sets an output circuit to normal read mode in response to the power ON so as to enable read operations not synchronized with the clock after the power ON. In response to a burst mode control signal provided by the system, the burst mode switching circuit sets the output circuit to burst read mode. Thus, the system can perform the burst read to the nonvolatile memory device under the environment analogous to conventional main memory access.
-
Citations
10 Claims
-
1. A memory circuit including nonvolatile memory cells, comprising:
-
an output circuit for executing clock-synchronous burst read operation and clock-asynchronous normal read operation of data read from the memory cells; and
a burst mode switching circuit for setting the output circuit to the normal read mode in response to power ON, and for setting the output circuit to the burst read mode in response to a specific control signal provided from outside. - View Dependent Claims (2, 3, 4, 5)
wherein the burst mode switching circuit assumes mode-switching status in response to a specific command presented to at least one of the plurality of input terminals, and when placed in mode-switching status, in response to a mode switching signal supplied to any of the plurality of input terminals, switches the output circuit between the burst read mode and the normal read mode corresponding to the mode switching signal.
-
-
6. A memory circuit switchable in response to a burst control signal between a clock-synchronous first read mode and a clock-asynchronous second read mode:
-
wherein, in the first read mode, address signals are acquired in synchronous with a clock during a first control signal being at activation level, and a plurality of read data are output in synchronous with the clock during a second control signal being at activation level after a prescribed time interval after the first control signal being at the activation level;
comprising a burst mode switching circuit for setting the burst control signal to the second read mode condition when the power is turned on, and for setting the burst control signal to the first read mode condition in response to the first control signal being at the activation level.- View Dependent Claims (7, 8, 9, 10)
wherein, with a third control signal at activation level, memory cells are erased or written to in response to an erase or write command presented to at least one of the plurality of input terminals; - and the burst mode switching circuit sets the burst control signal to the second read mode state in response to the third control signal at the activation level.
-
9. The memory circuit according to claim 8, wherein, with the third control signal at the activation level, the burst mode switching circuit assumes a mode-switching state in response to a specific command presented to at least one of the plurality of input terminals, and when placed in mode-switching status, in response to a mode switching signal supplied to any of the plurality of input terminals, switches the burst control signal to the first or second read mode state corresponding to the mode switching signal.
-
10. The memory circuit according to any of claims 6 through 9, provided with nonvolatile memory for holding stored data with the power off.
-
Specification