Hysteresis input buffer
First Claim
Patent Images
1. A buffer comprising:
- an input buffer circuit receiving an input signal and generating an intermediate signal having hysteresis characteristic; and
a control circuit coupled to the input buffer circuit and controlling the hysteresis characteristic of the intermediate signal by feeding back an output signal of the control circuit to the input buffer circuit, wherein the control circuit includes a delay unit delaying a signal input thereto for a predetermined time.
13 Assignments
0 Petitions
Accused Products
Abstract
An hysteresis input buffer includes a first CMOS inverter generating a node signal, a second CMOS inverter coupled to the first CMOS inverter, inverting the node signal from the first CMOS inverter, and producing an intermediate signal, and a hysteresis control circuit coupled to the second CMOS inverter, receiving the intermediate signal, and producing an output signal having a low level during a predetermined delay time and a high level after the predetermined delay time has elapsed.
25 Citations
22 Claims
-
1. A buffer comprising:
-
an input buffer circuit receiving an input signal and generating an intermediate signal having hysteresis characteristic; and
a control circuit coupled to the input buffer circuit and controlling the hysteresis characteristic of the intermediate signal by feeding back an output signal of the control circuit to the input buffer circuit, wherein the control circuit includes a delay unit delaying a signal input thereto for a predetermined time.
-
-
2. A buffer comprising:
-
an input buffer circuit receiving an input signal and generating an intermediate signal having hysteresis characteristic; and
a control circuit coupled to the input buffer circuit and controlling the hysteresis characteristic of the intermediate signal by feeding back an output signal of the control circuit to the input buffer circuit, wherein the input buffer circuit includes a differential amplifier.
-
-
3. A buffer comprising:
-
an input buffer circuit receiving an input signal and generating an intermediate signal having hysteresis characteristic; and
a control circuit coupled to the input buffer circuit and controlling the hysteresis characteristic of the intermediate signal by feeding back an output signal of the control circuit to the input buffer circuit, wherein the control circuit includes an AND-gate and an inverter.
-
-
4. A buffer comprising:
-
an input buffer circuit receiving an input signal and generating an intermediate signal having hysteresis characteristic; and
a control circuit coupled to the input buffer circuit and controlling the hysteresis characteristic of the intermediate signal by feeding back an output signal of the control circuit to the input buffer circuit, wherein the control circuit includes an OR-gate and an inverter.
-
-
5. A buffer comprising:
-
an input buffer circuit receiving an input signal and generating an intermediate signal having hysteresis characteristic; and
a control circuit coupled to the input buffer circuit and controlling the hysteresis characteristic of the intermediate signal by feeding back an output signal of the control circuit to the input buffer circuit, wherein the input buffer circuit includes first and second CMOS inverters coupled to each other in series to generate the intermediate signal based on the input signal, and wherein the intermediate signal is fed back to the first CMOS inverter.
-
-
6. A buffer comprising:
-
an input buffer circuit receiving an input signal and generating an intermediate signal having hysteresis characteristic; and
a control circuit coupled to the input buffer circuit and controlling the hysteresis characteristic of the intermediate signal by feeding back an output signal of the control circuit to the input buffer circuit, wherein the input buffer circuit includes first and second CMOS inverters coupled to each other in series to generate the intermediate signal based on the input signal, and wherein the first CMOS inverter includes a first pair of PMOS and NMOS transistors and a second pair of PMOS and NMOS transistors, the gates of the first pair of PMOS and NMOS transistors receiving the input signal, the first and second pairs of PMOS and NMOS transistors coupled to each other in parallel between a voltage terminal and a ground terminal. - View Dependent Claims (7)
-
-
8. A buffer comprising:
-
an input buffer circuit receiving an input signal and generating an intermediate signal having hysteresis characteristic; and
a control circuit coupled to the input buffer circuit and controlling the hysteresis characteristic of the intermediate signal by feeding back an output signal of the control circuit to the input buffer circuit, wherein the control circuit includes a delay circuit for delaying a transition in the output signal from a low level to a high level for a predetermined time period when the input signal transits from a low level to a high level.
-
-
9. A buffer comprising:
-
an input buffer circuit receiving an input signal and generating an intermediate signal having hysteresis characteristic; and
a control circuit coupled to the input buffer circuit and controlling the hysteresis characteristic of the intermediate signal by feeding back an output signal of the control circuit to the input buffer circuit, wherein the control circuit includes a delay circuit which responds to a high to low level transition in the input signal to generate the output signal transiting from a high level to a low level.
-
-
10. A hysteresis input buffer, comprising:
-
a first CMOS inverter generating a node signal;
a second CMOS inverter coupled to the first CMOS inverter, inverting the node signal from the first CMOS inverter, and producing an intermediate signal; and
a hysteresis control circuit coupled to the second CMOS inverter, receiving the intermediate signal, and producing an output signal having a low level during a predetermined delay time and a high level after the predetermined delay time has elapsed. - View Dependent Claims (11, 12, 13, 14, 15, 16)
-
-
17. A buffer comprising:
-
a first inverter to invert an input signal;
a second inverter connected to an output of the first inverter; and
a control circuit connected to an output of the second inverter, to produce an output signal, wherein at least one of the output of the second inverter and an output of the control circuit is connected to an input of the first inverter. - View Dependent Claims (18, 19, 20, 21, 22)
-
Specification