Method and apparatus for tolerating power outages of variable duration in a multi-processor system
First Claim
1. A processor system comprising:
- a component subject to being powered down;
a power supply switchable between an AC power source and a battery;
a processor, coupled to said power supply for receiving recognition of failure of said AC power source and coupled to said component; and
a memory, coupled to said processor, wherein is located a computer program for causing said processor system to tolerate failure of said AC power source by recognizing failure of said AC power source; and
in response to said recognition, switching said power supply from said AC power source to said battery;
powering with said battery for a first period of time said processor system with said memory and said component powered on; and
then powering with said battery for a second period of time said processor system with said memory powered on and said component powered off.
5 Assignments
0 Petitions
Accused Products
Abstract
An apparatus and method for tolerating failure of the AC power source in a power supply switchable between the AC power source and a battery, in a processor system having a set of one or more components subject to being powered down. When the failure of the AC power source is recognized, the power supply is switched from the AC power source to the battery. For a first period of time, the battery powers the processor system with all components powered on. The battery then powers the processor system with the specific set of components powered off for a second period of time. In one embodiment, a determination is made that the battery can power the processor system with the set of components powered down for a predetermined period of time. A determination of the first period of time is then made as the capacity of the battery exceeding the predetermined period of time, if the excess capacity is used to power the processor system with the set of components powered on. In effect, a processor system incorporating one embodiment of the invention rides through a first period of a power outage, operating as normal and masking the loss of AC power. For a second, predetermined period, the processor system shuts down optional hardware and maintains the state of memory using the battery power.
106 Citations
8 Claims
-
1. A processor system comprising:
-
a component subject to being powered down;
a power supply switchable between an AC power source and a battery;
a processor, coupled to said power supply for receiving recognition of failure of said AC power source and coupled to said component; and
a memory, coupled to said processor, wherein is located a computer program for causing said processor system to tolerate failure of said AC power source by recognizing failure of said AC power source; and
in response to said recognition, switching said power supply from said AC power source to said battery;
powering with said battery for a first period of time said processor system with said memory and said component powered on; and
then powering with said battery for a second period of time said processor system with said memory powered on and said component powered off.
-
-
2. In a multi-processor system having a plurality of processor systems, each of said plurality of processor systems having a respective component subject to being powered down, a respective power supply switchable between an AC power source and a battery, and a respective memory, a method for tolerating failure of said AC power source on one of said plurality of processor systems, said method comprising:
-
recognizing failure of said AC power source on said one processor system; and
in response to said recognition, switching said respective power supply from said AC power source to said respective battery;
powering with said respective battery for a first time period said one processor system with said respective memory and said respective component powered on; and
then powering with said respective battery for a second period of time said one processor system with said respective memory powered on and said respective component powered off. - View Dependent Claims (3)
determining that said respective battery can power said one processor system with said respective memory powered on and said respective component powered down for a predetermined period of time; and
determining said first period of time as the capacity of said respective battery exceeding said predetermined period of time if used to power said one processor system with said respective memory and said respective component powered on.
-
-
4. A multi-processor system comprising:
-
a plurality of processor systems, each of said plurality of processor systems having a respective component subject to being powered down; and
a respective power supply switchable between an AC power source and a respective battery;
a respective processor coupled to said respective power supply for recognition of failure of said AC power source; and
a respective memory, coupled to said respective processor, wherein is located a computer program for causing said processor system to tolerate failure of said AC power source by recognizing failure of said AC power source on said one processor system; and
in response to said recognition, switching said respective power supply from said AC power source to said respective battery;
powering with said respective battery for a first time period said one processor system with said respective memory and said respective component powered on; and
then powering with said respective battery for a second period of time said one processor system with said respective memory powered on and said respective component powered off. - View Dependent Claims (5)
-
-
6. A multi-processor system comprising:
-
a plurality of processor systems, each of said plurality of processor systems having a respective component subject to being powered down; and
a respective power supply switchable between an AC power source and a respective battery;
a respective processor coupled to said respective power supply for recognition of failure of said AC power source; and
a respective memory, coupled to said respective processor, wherein is located a computer program for causing said processor system to tolerate failure of said AC power source by recognizing failure of said AC power source on said one processor system; and
in response to said recognition, switching said respective power supply from said AC power source to said respective battery;
powering with said respective battery for a first time period said one processor system with said respective memory and said respective component powered on; and
then powering with said respective battery for a second period of time said one processor system with said respective memory powered on and said respective component powered off; and
a network, coupling said plurality of processor systems.
-
-
7. In a multi-processor system having a plurality of processor systems, each of said plurality of processor systems having a respective component subject to being powered down, a respective power supply switchable between an AC power source and a battery, and a respective memory, a method for tolerating failure of said AC power source, the method including the steps of:
-
recognizing failure of said AC power source to switch each said respective power supply from said AC power source to said respective battery;
powering with said respective battery for a first time period each of said plurality of processor systems with said respective memory and said respective component powered on;
then powering with said respective battery for a second period of time each of said plurality of processor systems with said respective memory powered on and said respective component powered off;
a one of the plurality of processor systems concluding said first period of time by sending a low-power signal to each of the other of the plurality of processor systems, and assuming a low-power mode of operation; and
receiving at each of said other of the plurality of processor systems said low-power signal and responding thereto to power with said respective battery for a second period of time each of said plurality of processor systems with said respective memory powered on and said respective component powered off. - View Dependent Claims (8)
-
Specification