Cascadable, high efficiency charge pump circuit and related methods
First Claim
1. A charge pump circuit comprising:
- at least one pumping capacitor;
a plurality of switches connected to said at least one pumping capacitor; and
a controller for generating first and second sets of switch control signals for controlling said switches in cooperation with said at least one pumping capacitor to generate an output voltage, said controller comprising a clock having first outputs for the first set of switch control signals, a transient clamp network having second outputs for the second set of switch control signals, and a respective level shifting capacitor connected between each first output and a corresponding second output and cooperating with said transient clamp network so that the second set of switch control signals is level shifted from the first set.
5 Assignments
0 Petitions
Accused Products
Abstract
A charge pump circuit includes a plurality of pumping capacitors, a plurality of switches connected to the pumping capacitors, and a controller for generating first and second sets of switch control signals for controlling the switches so that the pumping capacitors generate either an increased or a negative output voltage. The controller includes a clock having first outputs for the first set of switch control signals, a transient clamp network having second outputs for the second set of switch control signals, and a respective level shifting capacitor connected between each first output and a corresponding second output and cooperating with the transient clamp network so that the second set of signals is level shifted from the first set.
78 Citations
22 Claims
-
1. A charge pump circuit comprising:
-
at least one pumping capacitor;
a plurality of switches connected to said at least one pumping capacitor; and
a controller for generating first and second sets of switch control signals for controlling said switches in cooperation with said at least one pumping capacitor to generate an output voltage, said controller comprising a clock having first outputs for the first set of switch control signals, a transient clamp network having second outputs for the second set of switch control signals, and a respective level shifting capacitor connected between each first output and a corresponding second output and cooperating with said transient clamp network so that the second set of switch control signals is level shifted from the first set. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9)
-
-
10. A charge pump circuit comprising:
-
at least one pumping capacitor;
a plurality of switches connected to said at least one pumping capacitor; and
a controller for generating first and second sets of switch control signals for controlling said switches so that said at least one pumping capacitor generates an increased output voltage, the first set of switch control signals being based upon a supply voltage and the second set of switch control signals being capacitively level shifted from the first set of switch control signals. - View Dependent Claims (11, 12, 13, 14, 15, 16, 17)
a clock having first outputs for the first set of switch control signals;
a transient clamp network having second outputs for the second set of switch control signals; and
a respective level shifting capacitor connected between each first output and a corresponding second output and cooperating with said transient clamp network so that the second set of switch control signals is level shifted from the first set.
-
-
12. The charge pump circuit of claim 10 wherein the output voltage is negative.
-
13. The charge pump circuit of claim 11 wherein said transient clamp network comprises a plurality of transistors.
-
14. The charge pump circuit of claim 13 wherein each of said plurality of transistors comprises a MOS transistor.
-
15. The charge pump circuit of claim 10 wherein said first set of switch control signals comprises a first pair of control signals having opposite relative phases and a second pair of control signals having opposite relative phases.
-
16. The charge pump circuit of claim 15 wherein said first and second pairs of control signals are non-overlapping.
-
17. The charge pump circuit of claim 10 wherein each of said plurality of switches comprises a MOS transistor.
-
18. A method for providing either an increased or a negative output voltage comprising:
-
providing a at least one pumping capacitor and providing a plurality of switches connected thereto;
generating a first set of switch control signals;
generating a second set of switch control signals by level shifting the first set of switch control signals; and
controlling the plurality of switches based upon the first and second sets of switch control signals so that the at least one pumping capacitor generates the increased output voltage. - View Dependent Claims (19, 20, 21, 22)
generating a first pair of control signals having opposite relative phases; and
generating a second pair of control signals having opposite relative phases.
-
-
20. The method of claim 19 wherein generating the first and second pairs of control signals comprises generating the first and second pairs of control signals to be non-overlapping.
-
21. The method of claim 18 wherein generating the first set of phase control signals comprises generating the first set of phase control signals based upon a supply voltage.
-
22. The method of claim 18 wherein generating the second set of phase control signals comprises level shifting at least one of the first set of phase control signals based upon the output voltage.
Specification