Method and apparatus for fully integrating a voltage controlled oscillator on an integrated circuit
First Claim
1. A frequency adjustable oscillator having a variable and selectable oscillation frequency, the oscillator comprising:
- a) at least one inductor;
b) a plurality of N multiple capacitance level capacitors coupled together in a parallel configuration each multiple capacitance level capacitor having a plurality of steady-state capacitance levels, the N multiple capacitance level capacitors coupled in parallel with the at least one inductor, wherein the multiple capacitance level capacitors are operatively coupled to associated and corresponding N digital control signals; and
c) at least one variable capacitance level capacitor coupled in parallel with the N multiple capacitance level capacitors, the capacitance level of the at least one variable capacitor responsive to an analog control signal.
9 Assignments
0 Petitions
Accused Products
Abstract
A method and apparatus for fully integrating a Voltage Controlled Oscillator (VCO) on an integrated circuit. The VCO is implemented using a differential-mode circuit design. The differential-mode implementation of the VCO preferably comprises a differential mode LC-resonator circuit, a digital capacitor, a differential pair amplifier, and a current source. The LC-resonator circuit includes at least one tuning varactor and two high Q inductors. The tuning varactor preferably has a wide tuning capacitance range. The tuning varactor is only used to “fine-tune” the center output frequency f0 of the VCO. The center output frequency f0 is coarsely tuned by the digital capacitor. The VCO high Q inductors comprise high gain, high self-resonance, and low loss IC inductors. The IC VCO is fabricated on a high resistivity substrate material using a trench isolated guard ring. The guard ring isolates the fully integrated VCO, and each of its component parts, from RF signals that may be introduced into the IC substrate by other devices. By virtue of the improved performance characteristics provided by the digital capacitor, the analog tuning varactor, the high Q inductor, and the trench isolated guard ring techniques, the inventive VCO is fully integrated despite process variations in IC fabrication.
87 Citations
37 Claims
-
1. A frequency adjustable oscillator having a variable and selectable oscillation frequency, the oscillator comprising:
-
a) at least one inductor;
b) a plurality of N multiple capacitance level capacitors coupled together in a parallel configuration each multiple capacitance level capacitor having a plurality of steady-state capacitance levels, the N multiple capacitance level capacitors coupled in parallel with the at least one inductor, wherein the multiple capacitance level capacitors are operatively coupled to associated and corresponding N digital control signals; and
c) at least one variable capacitance level capacitor coupled in parallel with the N multiple capacitance level capacitors, the capacitance level of the at least one variable capacitor responsive to an analog control signal. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16)
a) a substrate;
b) a first insulating layer formed on the substrate; and
c) a first semiconductor layer formed on the insulating layer.
-
-
11. The frequency adjustable oscillator according to claim 10, wherein each multiple capacitance level capacitor includes:
-
a) one of an N-well and P-well implant layer formed in the first semiconductor layer;
b) a first region of one of a N+ and a P+ implant formed in the one of an N-well and P-well implant layer;
c) a second region of one of a N+ and a P+ implant formed in the one of an N-well and P-well implant layer;
d) a second insulating layer form over a portion of the surface of the one of an N-well and P-well implant layer; and
e) a second semiconductor layer formed over a portion of the surface of the second insulating layer and between the first region and the second region wherein the second semiconductor layer forms one of a P-gate and an N-gate.
-
-
12. The frequency adjustable oscillator according to claim 11, wherein the at least one variable capacitor includes:
-
a) one of an N-well and P-well implant layer formed in the first semiconductor layer;
b) a first region of one of a N+and a P+implant formed in the one of an N-well and P-well implant layer;
c) a second region of one of a N+and a P+implant formed in the one of an N-well and P-well implant layer;
d) a second insulating layer form over a portion of the surface of the one of an N-well and P-well implant layer; and
e) a second semiconductor layer formed over a portion of the surface of the second insulating layer and between the first region and the second region wherein the second semiconductor layer forms one of a P-gate and an N-gate.
-
-
13. The frequency adjustable oscillator according to claim 12, wherein the at least one inductor includes:
-
a) a second insulating layer contacting the first insulating layer at an interface; and
b) an inductor fabricated above the second dielectric layer.
-
-
14. The frequency adjustable oscillator according to claim 13, wherein the substrate is a high resistivity substrate.
-
15. The frequency adjustable oscillator according to claim 14, wherein the resistivity of the substrate is about 1 kohm-cm.
-
16. The frequency adjustable oscillator according to claim 15, wherein the at least one inductor further includes a plurality of conducting regions located within the second insulating layer wherein the plurality of conducting regions induce small eddy currents that do not significantly reduce the inductance of the inductor.
-
17. An integrated circuit, wherein the integrated circuit is coupled to a plurality of N digital control signals and at least one analog control signal, and wherein the plurality of N digital control signals are used to coarsely tune a frequency adjustable oscillator on the integrated circuit, and wherein the at least one analog control signal is used to fine tune the oscillator, the integrated circuit including:
-
a) at least one inductor;
b) N multiple capacitance level capacitors coupled together in a parallel configuration each multiple capacitance level capacitor having a plurality of steady-state capacitance levels, wherein the N multiple capacitance level capacitors are also coupled in parallel with the at least one inductor, and wherein the multiple capacitance level capacitors are coupled to respective and corresponding N digital control signals, in a one to one relationship; and
c) at least one variable capacitance level capacitor coupled in parallel with the N multiple capacitance level capacitors, the capacitance level of the at least one variable capacitor being responsive to at least one analog control signal. - View Dependent Claims (18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, 33, 34)
a) a division circuit coupled to the oscillator, the division circuit reducing the frequency of the signal generated by the oscillator by a predetermined number, M to generate a signal having a frequency equal to the frequency of the oscillator signal divided by M;
b) a multiplier coupled to the division circuit, the multiplier receiving a reference signal having a reference frequency and multiplying the reference signal by the reduced frequency signal generated by the division circuit; and
c) a loop filter coupled to the division circuit and oscillator, the loop filter low pass filtering the signal generated by the multiplier and generating the at least one analog signal from the low passed signal.
-
-
28. The integrated circuit according to claim 27, the integrated circuit comprising:
-
a) a substrate;
b) a first insulating layer formed on the substrate; and
c) a first semiconductor layer formed on the insulating layer.
-
-
29. The integrated circuit according to claim 28, wherein each multiple capacitance level capacitor includes:
-
a) one of an N-well and P-well implant layer formed in the first semiconductor layer;
b) a first region of one of a N+ and a P+ implant formed in the one of an N-well and P-well implant layer;
c) a second region of one of a N+ and a P+ implant formed in the one of an N-well and P-well implant layer;
d) a second insulating layer form over a portion of the surface of the one of an N-well and P-well implant layer; and
e) a second semiconductor layer formed over a portion of the surface of the second insulating layer and between the first region and the second region wherein the second semiconductor layer forms one of a P-gate and an N-gate.
-
-
30. The integrated circuit according to claim 29, wherein the at least one variable capacitor includes:
-
a) one of an N-well and P-well implant layer formed in the first semiconductor layer;
b) a first region of one of a N+ and a P+ implant formed in the one of an N-well and P-well implant layer;
c) a second region of one of a N+ and a P+ implant formed in the one of an N-well and P-well implant layer;
d) a second insulating layer form over a portion of the surface of the one of an N-well and P-well implant layer; and
e) a second semiconductor layer formed over a portion of the surface of the second insulating layer and between the first region and the second region wherein the second semiconductor layer forms one of a P-gate and an N-gate.
-
-
31. The integrated circuit according to claim 30, wherein the at least one inductor includes:
-
a) a second insulating layer contacting the first insulating layer at an interface;
and b) an inductor fabricated above the second dielectric layer.
-
-
32. The integrated circuit according to claim 31, wherein the substrate is a high resistivity substrate.
-
33. The integrated circuit according to claim 32, wherein the resistivity of the substrate is about 1 kohm-cm.
-
34. The integrated circuit according to claim 33, wherein the at least one inductor further includes a plurality of conducting regions located within the second insulating layer wherein the plurality of conducting regions induce small eddy currents that do not significantly reduce the inductance of the inductor.
-
35. A method of generating a signal having a desired frequency, the method comprising the steps of:
-
a) adjusting the value of N digital control signals coupled to a plurality of N multiple capacitance level capacitors, wherein the capacitors are coupled together in a parallel configuration, each multiple capacitance level capacitor having an associated and corresponding plurality of steady-state capacitance levels, to generate a coarse signal having a frequency where the absolute difference in frequency of the coarse signal from a desired frequency is limited to some maximum value; and
b) adjusting the value of at least one analog control signal coupled to at least one variable capacitance level capacitor, the variable capacitor coupled in parallel to the plurality of N multiple capacitance level capacitors and the capacitance level of the variable capacitor responsive to the at least one analog control signal, so the frequency of the coarse signal is approximately equal to the desired frequency. - View Dependent Claims (36, 37)
-
Specification