Logic structure and circuit for fast carry
First Claim
1. An FPGA comprising:
- a plurality of lookup tables; and
a plurality of multiplexers, each multiplexer of the plurality having a select terminal controlled by one of the lookup tables.
1 Assignment
0 Petitions
Accused Products
Abstract
Programmable logic devices which include multiple blocks of combinatorial function generators and storage elements, and which are interconnected by a programmable interconnect structure are used, among other things for performing arithmetic functions which use logic for generating the carry function. When a large number of bits is to be processed, the carry function typically causes significant delay or requires significant additional components to achieve a result at high speed. The present invention provides dedicated hardware within the logic blocks for performing the carry function quickly and with a minimum number of components. The invention takes advantage of the fact that a carry signal to be added to two bits can be propagated to the next more significant bit when the two binary bits to be added are unequal, and that one of the bits can serve as the carry signal when the bits are equal. For each bit, a carry propagate signal is generated by a lookup table programmable function generator and is used by dedicated hardware to generate the carry signal.
95 Citations
2 Claims
-
1. An FPGA comprising:
-
a plurality of lookup tables; and
a plurality of multiplexers, each multiplexer of the plurality having a select terminal controlled by one of the lookup tables. - View Dependent Claims (2)
-
Specification