High power supply ripple rejection internally compensated low drop-out voltage regulator using PMOS pass device
First Claim
1. A modified Miller-compensated voltage regulator comprising:
- an input amplifier stage having a differential amplifier associated therewith and further having an output node and an intermediate input node;
an intermediate amplifier stage having a first common source PMOS device associated therewith and further having an input node coupled to the input amplifier stage output node and further having an output node;
an output amplifier stage having a series PMOS device associated therewith and further having an input node coupled to the intermediate amplifier stage output node and further having an output node; and
a compensating capacitor coupled at one end to the output amplifier stage output node and coupled at its other end to the input amplifier input stage intermediate input node.
1 Assignment
0 Petitions
Accused Products
Abstract
A high power supply ripple rejection internally compensated low drop-out voltage regulator using an output PMOS pass device. The voltage regulator uses an intermediate amplifier stage configured from a common source, current mirror loaded PMOS device to replace the more conventional source follower impedance buffer associated with conventional Miller compensation techniques. Compensation is achieved through use of a small internal capacitor that provides a very low frequency dominant pole at the output of the input stage while effectively pushing out the two other poles at the outputs of the second and third gain stages to a frequency well outside of the unity gain frequency to ensure closed loop stability. High, wide bandwidth PSRR is achieved through an integrated circuit implementation of three voltage gain stages compensated by a nested active Miller compensation technique that does not impedance shunt the output series PMOS pass device.
82 Citations
40 Claims
-
1. A modified Miller-compensated voltage regulator comprising:
-
an input amplifier stage having a differential amplifier associated therewith and further having an output node and an intermediate input node;
an intermediate amplifier stage having a first common source PMOS device associated therewith and further having an input node coupled to the input amplifier stage output node and further having an output node;
an output amplifier stage having a series PMOS device associated therewith and further having an input node coupled to the intermediate amplifier stage output node and further having an output node; and
a compensating capacitor coupled at one end to the output amplifier stage output node and coupled at its other end to the input amplifier input stage intermediate input node. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
-
9. A modified Miller compensated voltage regulator comprising:
-
an input amplifier stage having an input node and an output node;
at least one intermediate amplifier stage having an input node and an output node;
an output amplifier stage having an input node and an output node; and
a feedback capacitor coupled at a first end to the output amplifier stage output node and coupled at a second end to the input amplifier stage input node;
wherein the input amplifier stage, the at least one intermediate amplifier stage, the output amplifier stage and the feedback capacitor are configured to prevent current flow through the feedback capacitor back to the output amplifier stage output node; and
further wherein the input amplifier stage, the at least one intermediate amplifier stage, the output amplifier stage and the feedback capacitor are configured to provide a very low frequency dominant pole at the output node of the input amplifier stage and further configured to provide a high frequency dominant pole at the output node of the at least one intermediate amplifier stage and at the output node of the output amplifier stage such that the high frequency dominant poles occur at frequencies well outside a unity gain frequency associated with the voltage regulator.- View Dependent Claims (10, 11, 12, 13, 14, 15, 16, 17, 18)
-
-
19. A modified Miller compensated voltage regulator comprising:
-
an input amplifier stage configured to receive an input reference voltage and further configured to receive a feedback current via a nested Miller compensation capacitor associated with the voltage regulator to generate a displacement current to provide an effective Miller multiplied compensating capacitance;
an intermediate amplifier stage configured to receive the feedback displacement current associated with the nested Miller compensation capacitor such that a dominant pole associated with the intermediate amplifier stage is pushed out to a frequency above a Unity Gain Frequency associated with the voltage regulator and further configured to generate an amplified displacement current signal therefrom; and
an output amplifier stage configured to receive the amplified displacement current signal such that a dominant pole associated with the output amplifier stage is pushed out to a frequency above the Unity Gain Frequency thereby rendering the voltage regulator output stage capable of generating a stable regulated output voltage at frequencies in the vicinity of the control loop bandwidth associated with the voltage regulator.
-
-
20. A modified Miller compensated voltage regulator comprising.
means for generating a uni-directional feedback current comprising an output series PMOS device; -
means for generating a displacement current from the uni-directional feedback current;
means for receiving the displacement current such that dominant poles associated with the voltage regulator are pushed to frequencies outside the control loop bandwidth of the voltages regulator; and
means for generating output voltage signals having substantially maximized power supply ripple rejection characteristics inside the control loop bandwidth. - View Dependent Claims (21, 22, 23, 24, 25, 26, 27)
-
-
28. A modified Miller compensated voltage regulator comprising:
-
a supply voltage node;
a bias voltage node;
an output voltage node;
a ground;
an output series PMOS device having a source, a gate and a drain, the source connected to the supply voltage node;
a first common source PMOS device having a source, a gate and a drain, the source connected to the supply voltage node, the drain connected to the output series PMOS device gate;
a first cascoded mirror having an upper drain node, a lower source node and a gate bias node, the gate bias node connected to the bias voltage node, the upper drain node connected to the output series PMOS device gate, the lower source node connected to the ground;
a second common source PMOS device having a source, a gate and a drain, the source connected to the supply voltage node, the drain connected to the first common source PMOS device gate;
a second cascoded mirror having an upper drain node, a lower base node, a lower emitter node and a gate bias node, the gate bias node connected to the bias voltage node, the upper drain node connected to the first common source PMOS device gate, the lower emitter node connected to the ground;
a differential amplifier coupled to the supply voltage node and the ground and having a reference voltage node and a current feedback node, the current feedback node connected to the second cascoded mirror lower base node; and
a compensation capacitor connected at one end to the output series PMOS device drain and connected at an opposite end to the second cascoded mirror lower base node. - View Dependent Claims (29, 30)
-
-
31. A modified Miller compensated voltage regulator comprising:
-
an input amplifier stage having an input node and an output node, a cascoded current mirror and a short channel PMOS device configured to couple a supply voltage to the cascoded current mirror and further configured to substantially minimize an impedance path between the cascoded current mirror and the supply voltage;
at least one intermediate amplifier stage having an input node and an output node;
an output amplifier stage having an input node and an output node; and
a feedback capacitor coupled at a first end to the output amplifier stage output node and coupled at a second end to the input amplifier stage input node;
wherein the input amplifier stage, the at least one intermediate amplifier stage, the output amplifier stage and the feedback capacitor are configured to prevent current flow through the feedback capacitor back to the output amplifier stage output node; and
further wherein the input amplifier stage, the at least one intermediate amplifier stage, the output amplifier stage and the feedback capacitor are configured to provide a very low frequency dominant pole at the output node of the input amplifier stage and further configured to provide a high frequency dominant pole at the output node of the at least one intermediate amplifier stage and at the output node of the output amplifier stage such that the high frequency dominant poles occur at frequencies well outside a unity gain frequency associated with the voltage regulator.- View Dependent Claims (32, 33, 34, 35, 36, 37)
-
-
38. A modified Miller compensated voltage regulator comprising:
-
an input amplifier stage having an input node and an output node;
an output amplifier stage having an input node and an output node;
at least one intermediate amplifier stage having an input node and an output node, a cascoded current mirror configured to substantially maximize an impedance path between the at least one intermediate amplifier stage and a common ground associated with the voltage regulator and a short channel PMOS device configured to substantially minimize an impedance path between the input node of the output amplifier stage and a supply voltage associated with the voltage regulator; and
a feedback capacitor coupled at a first end to the output amplifier stage output node and coupled at a second end to the input amplifier stage input node;
wherein the input amplifier stage, the at least one intermediate amplifier stage, the output amplifier stage and the feedback capacitor are configured to prevent current flow through the feedback capacitor back to the output amplifier stage output node; and
further wherein the input amplifier stage, the at least one intermediate amplifier stage, the output amplifier stage and the feedback capacitor are configured to provide a very low frequency dominant pole at the output node of the input amplifier stage and further configured to provide a high frequency dominant pole at the output node of the at least one intermediate amplifier stage and at the output node of the output amplifier stage such that the high frequency dominant poles occur at frequencies well outside a unity gain frequency associated with the voltage regulator.
-
-
39. A modified Miller compensated voltage regulator comprising:
-
an input amplifier stage having an input node and an output node;
at least one intermediate amplifier stage having an input node and an output node;
an output amplifier stage having an input node, an output node and a series PMOS device; and
a feedback capacitor coupled at a first end to the output amplifier stage output node and coupled at a second end to the input amplifier stage input node;
wherein the input amplifier stage, the at least one intermediate amplifier stage, the output amplifier stage and the feedback capacitor are configured to prevent current flow through the feedback capacitor back to the output amplifier stage output node; and
further wherein the input amplifier stage, the at least one intermediate amplifier stage, the output amplifier stage and the feedback capacitor are configured to provide a very low frequency dominant pole at the output node of the input amplifier stage and further configured to provide a high frequency dominant pole at the output node of the at least one intermediate amplifier stage and at the output node of the output amplifier stage such that the high frequency dominant poles occur at frequencies well outside a unity gain frequency associated with the voltage regulator.- View Dependent Claims (40)
-
Specification