Pseudo random number generator
First Claim
Patent Images
1. A pseudo random number generator comprising:
- a linear feedback shift register switchably operable in a first mode, and in a second mode wherein the shift register consumes more power than in the first mode.
4 Assignments
0 Petitions
Accused Products
Abstract
A radio frequency identification device comprises an integrated circuit including a receiver, a transmitter, and a microprocessor. The receiver and transmitter together define an active transponder. The integrated circuit is preferably a monolithic single die integrated circuit including the receiver, the transmitter, and the microprocessor. Because the device includes an active transponder, instead of a transponder which relies on magnetic coupling for power, the device has a much greater range.
-
Citations
7 Claims
-
1. A pseudo random number generator comprising:
a linear feedback shift register switchably operable in a first mode, and in a second mode wherein the shift register consumes more power than in the first mode.
-
2. A method of generating a pseudo random number, the method comprising:
-
providing a linear feedback shift register;
providing an oscillator which generates clock signals used by the linear feedback shift register for shifting; and
providing a first power level to the oscillator when a pseudo random number is required, and providing a second power level, lower than the first power level, to the oscillator at other times.
-
-
3. A method of generating a pseudo random number, the method comprising:
-
providing a linear feedback shift register;
providing an oscillator which generates clock signals used by the linear feeback shift register for shifting; and
operating the oscillator at a first frequency in response to a request for a pseudo random number, and operating the oscillator at a second frequency lower than the first frequency after the pseudo random number is generated.- View Dependent Claims (4)
-
-
5. A system comprising:
- a microprocessor operating at a frequency;
a linear feedback shift register operable in a low power mode, wherein the shift register operates at a frequency below the frequency of the microprocessor, and a high power mode wherein the shift register consumes more power than in the low power mode, operates at the frequency of the microprocessor, and shifts data into the microprocessor.
- a microprocessor operating at a frequency;
-
6. A radio frequency identification device comprising:
an integrated circuit including a receiver, a transmitter, a thermal voltage generator, a microprocessor operating at a frequency, a linear feedback shift register operable in a low power mode, wherein the shift register operates at a frequency below the frequency of the microprocessor, and a high power mode wherein the shift register consumes more power than in the low power mode, operates at the frequency of the microprocessor, and shifts data into the microprocessor, an oscillator supplying clock signals to the shift register, and current mirrors supplying current to each stage of the shift register, the current mirrors being referenced to the thermal voltage generator when the shift register is in the low power mode, and, when the shift register is in the high power mode, connected to a supply voltage potential greater than the potential provided by the thermal voltage generator.
-
7. A method of generating a pseudo random number, the method comprising:
-
providing a thermal voltage generator, a linear feedback shift register, an oscillator supplying clock signals to the shift register, and current mirrors supplying current to each stage of the shift register;
referencing the current mirrors to the thermal voltage generator when no pseudo random number is required; and
connecting the current mirrors to a supply voltage potential greater than the potential provided by the thermal voltage generator when a pseudo random number is required.
-
Specification