Noise reduction circuit
First Claim
1. A circuit comprising:
- an amplifier having a first input port coupled to a first memory signal and a second input port coupled to a second memory signal;
a first transistor coupled to the first input port and capable of pulling up the first input port in response to a complement of the second memory signal; and
a second transistor coupled to the second input port and capable of pulling up the second input port in response to a complement of the first memory signal.
1 Assignment
0 Petitions
Accused Products
Abstract
A circuit and method for reducing noise in a memory circuit is disclosed. In one embodiment, the circuit includes an amplifier, a first transistor and a second transistor. The first transistor is capable of pulling up a first input port of the amplifier in response to a complement of the second memory signal. The second transistor is capable of pulling of a second input port of the amplifier in response to a complement of the first memory signal. In one embodiment, the method includes receiving a first memory signal at a first input port of an amplifier, receiving a second memory signal at a second input port of the amplifier, and pulling up the second input port in response to a complement of the first memory signal.
10 Citations
24 Claims
-
1. A circuit comprising:
-
an amplifier having a first input port coupled to a first memory signal and a second input port coupled to a second memory signal;
a first transistor coupled to the first input port and capable of pulling up the first input port in response to a complement of the second memory signal; and
a second transistor coupled to the second input port and capable of pulling up the second input port in response to a complement of the first memory signal. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
-
9. A method for reducing noise in a memory circuit, the method comprising:
-
receiving a first memory signal at a first input port of an amplifier;
receiving a second memory signal at a second input port of the amplifier; and
holding the second memory signal at the second input port at about a first potential in response to a complement signal of the first memory signal. - View Dependent Claims (10, 11, 12)
receiving the first memory signal having about the first potential at the first input port; and
holding the first memory signal at about the first potential.
-
-
11. The method of claim 10, wherein receiving a second memory signal at a second input port of the amplifier comprises:
-
receiving the second memory signal having about the first potential at the second input port; and
holding the second memory signal at about the first potential.
-
-
12. The method of claim 10, wherein holding the first memory signal at about the first potential comprises:
holding the first memory signal at about the first potential in response to a complement signal of the second memory signal.
-
13. A circuit comprising:
-
an amplifier having a first input port coupled to a first memory signal and a second input port coupled to a second memory signal;
a first pair of coupled transistors, wherein one of the first pair of coupled transistors is coupled to the first input port and is capable of pulling up the first input port in response to a complement of the first memory signal and one of the first pair of coupled transistors is coupled to the second input port and is capable of pulling up the second input port in response to a complement of the first memory signal; and
a second pair of coupled transistors, wherein one of the second pair of coupled transistors is coupled to the first input port and is capable of pulling up the first input port in response to a complement of the second memory signal and one of the second pair of coupled transistors is coupled to the second input port and is capable of pulling up the second input port in response to a complement of the second memory signal. - View Dependent Claims (14, 15, 16, 17)
-
-
18. A method for reducing noise in a memory circuit, the method comprising:
-
receiving a first memory signal at a first input port of an amplifier;
receiving a second memory signal at a second input port of the amplifier;
holding the first memory signal at the first input port at about a first potential in response to a complement signal of the first memory signal; and
holding the second memory signal at the second input port at about the first potential in response to the complement signal of the first memory signal. - View Dependent Claims (19, 20, 21)
holding the first memory signal at about a first potential.
-
-
20. The method of claim 19, wherein receiving a second memory signal at a second input port of the amplifier comprises:
holding the second memory signal at about the first potential.
-
21. The method of claim 18, further comprising:
-
holding the first memory signal at the first input port at about the first potential in response to a complement signal of the second memory signal; and
holding the second memory signal at the second input port at about the first potential in response to a complement signal of the second memory signal.
-
-
22. A digital communication unit comprising:
-
a processor;
a noise reduction circuit coupled to the processor, the noise reduction circuit comprising;
an amplifier having a first input port coupled to a first memory signal, a second input port coupled to a second memory signal, and a output port coupled to the processor;
a first transistor coupled to the first input port and capable of pulling up the first input port in response to a complement of the second memory signal; and
a second transistor coupled to the second input port and capable of pulling up the second input port in response to a complement of the first memory signal; and
a transceiver coupled to the processor. - View Dependent Claims (23, 24)
-
Specification