Field effect transistor with non-floating body and method for forming same on a bulk silicon wafer
First Claim
1. A method of forming a field effect transistor on a semiconductor substrate, comprising of:
- a) etching an insulating trench around the perimeter of an active region of said transistor to isolate the active region from other structures on said substrate;
b) etching an insulating undercut in the bottom of the insulating trench to isolate at least a portion of the bottom surface of the active region from the substrate; and
c) doping portion of the active region to from each of a source region and a drain region on opposing side of a central channel region, wherein the insulating undercut isolates at least a portion of both the source region and the drain region from the semiconductor substrate, and wherein the undercut isolates at least a portion of the central channel region from the semiconductor substrate, the undercut extending under the central channel region in a direction from the source region to the drain region;
wherein the etching the undercut and the doping from a conductive bridge between the central channel region and the substrate.
6 Assignments
0 Petitions
Accused Products
Abstract
A silicon on insulator (SOI) field effect transistor (FET) structure is formed on a conventional bulk silicon wafer. The structure includes an electrical coupling between the channel region of the FET with the bulk silicon substrate to eliminate the floating body effect caused by charge accumulation in the channel regions due to historical operation of the FET. The method of forming the structure includes isolating the FET active region from other structures in the silicon substrate by forming an insulating trench about the perimeter of the FET and forming an undercut beneath the active region to reduce or eliminate junction capacitance between the source and drain regions and the silicon substrate.
-
Citations
23 Claims
-
1. A method of forming a field effect transistor on a semiconductor substrate, comprising of:
-
a) etching an insulating trench around the perimeter of an active region of said transistor to isolate the active region from other structures on said substrate;
b) etching an insulating undercut in the bottom of the insulating trench to isolate at least a portion of the bottom surface of the active region from the substrate; and
c) doping portion of the active region to from each of a source region and a drain region on opposing side of a central channel region, wherein the insulating undercut isolates at least a portion of both the source region and the drain region from the semiconductor substrate, and wherein the undercut isolates at least a portion of the central channel region from the semiconductor substrate, the undercut extending under the central channel region in a direction from the source region to the drain region;
wherein the etching the undercut and the doping from a conductive bridge between the central channel region and the substrate. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13)
a) forming a protective layer on the side walls and bottom of the trench;
b) performing a vertical anisotropic etch of said layer to remove such layer to expose the semiconductor substrate at the bottom of the trench; and
c) performing an isotropic etch of the semiconductor substrate to form said undercut.
-
-
3. The method of claim 2 wherein the protective layer is silicon dioxide.
-
4. The method of claim 2 wherein the isotropic etch is performed using a KOH wet etch.
-
5. The method of claim 2 wherein the step of forming the insulator includes filling at least a portion of said undercut and said trench using a chemical vapor deposition process using at least one of TEOS or SiH4.
-
6. The method of claim 1 wherein the conductive bridge has a smaller cross-sectional area than the central channel region.
-
7. The method of claim 6 wherein the conductive bridge is narrower than the central channel region in every corresponding direction.
-
8. The method of claim 1 wherein the etching the undercut and the doping form a conductive bridge between the central channel region and the substrate, the conductive bridge having a significantly smaller cross-sectional area than the active region.
-
9. The method of claim 1, further comprising, prior to the doping, forming a gate on the active region.
-
10. The method of claim 9 wherein the gate acts as a mask for the doping, thereby defining the central channel region and aligning the source region and the gate region with the gate.
-
11. The method of claim 1 wherein the etching the insulating trench includes forming a silicon nitride layer, selectively etching the silicon nitride layer, and using the silicon nitride layer as an etch mask for the etching of the insulating trench.
-
12. The method of claim 2 wherein the performing the isotropic etch of the semiconductor substrate includes forming the undercut with a depth of between 1,000 and 2,000 Angstroms.
-
13. The method of claim 12 wherein the performing the isotropic etch of the semiconductor substrate includes forming the undercut so as to extend under the active portion a distance of between 1,000 and 2,000 Angstroms.
-
14. A method of forming a field effect transistor on a semiconductor substrate, comprising the steps of:
-
a) etching an insulating trench around the perimeter of an active region of said transistor to isolate the active region from other structures on said substrate;
b) etching an insulating undercut in the bottom of the insulating trench to isolate at least a portion of the bottom surface of the active region from the substrate, including;
i) forming a protective layer on the side walls and bottom of trench;
ii) performing a vertical anisotropic etch of said layer to remove such layer to expose the semiconductor substrate at the bottom of the trench; and
iii) performing an isotropic etch of the semiconductor substrate to form said undercut;
c) forming a gate on the active region;
d) doping portions of the active region to form each of a source region and a drain region on opposing sides of a central channel region, wherein the gate acts as a mask for the doping, thereby defining the central channel region and aligning the source region and the gate region with the gate, wherein the insulating undercut isolates at least a portion of both the source region and the drain region from the semiconductor substrate, and wherein the undercut isolates at least a portion of the central channel region from the semiconductor substrate, the undercut extending under the central channel region in a direction from the source region to the drain region;
wherein the etching the undercut and the doping form a conductive bridge between the central channel region and the substrate. - View Dependent Claims (15, 16, 17, 18, 19)
-
-
20. A method of forming a field effect transistor, comprising:
-
a) etching an insulating trench in a semiconductor substrate to define an active region therein;
b) forming an insulating undercut in the bottom of the insulating trench to isolate a portion of the bottom surface of the active region from a remainder of the substrate, including;
i) forming a protective layer on the side walls and bottom of trench;
ii) performing a vertical anisotropic etch of said layer to remove such layer to expose the semiconductor substrate at the bottom of the trench; and
iii) performing an isotropic etch of the semiconductor substrate to form the undercut;
c) forming a gate on the active region;
d) doping portions of the active region to form each of a source region and a drain region on opposing sides of a central channel region, wherein the gate acts as a mask for the doping, thereby defining the central channel region and aligning the source region and the gate region with the gate, wherein the insulating undercut isolates at least a portion of both the source region and the drain region from the semiconductor substrate, and wherein the undercut isolates at least a portion of the central channel region from the semiconductor substrate, the undercut extending under the central channel region in a direction from the source region to the drain region;
wherein the etching the undercut and the doping form a conductive bridge of semiconductor material between the central channel region and the remainder of the substrate, thereby leaving an electrical connector between the central channel region and the remainder of the substrate via the conductive bridge; and
wherein the conductive bridge has a smaller cross-sectional area than the central channel region. - View Dependent Claims (21, 22, 23)
-
Specification