Semiconductor integrated circuit and method for designing the same
First Claim
1. A semiconductor integrated circuit comprising:
- an AND logic circuit, the AND logic circuit including three or more input terminals and a plurality of n-channel transistors configured in a serial connection, a clock signal coupled to a first one of the input terminals of the logic circuit, a signal controlling clock delivery coupled to a second one of the input terminals of the logic circuit, and a logically high voltage potential coupled to the other input terminals of the logic circuit, wherein the first input terminal is connected to the gate of one of the n-channel transistors in the serial connection, said one of the n-channel transistors being more distant from an output terminal of said AND logic circuit than another one of the n-channel transistors that is the closest to the output terminal.
1 Assignment
0 Petitions
Accused Products
Abstract
A logical design method for a semiconductor integrated circuit includes the steps of: a) generating a circuit at a logical level so as to meet given functions and specifications; b) extracting a critical path, which will cause the longest delay, from the circuit generated in the step a); c) counting how many times a path leading from each input terminal to an output terminal in every logic cell of the circuit has operated; d) calculating a degradation rate associated with the path leading from each said input terminal to the output terminal in each said logic cell on the critical path by reference to the number of times of operation obtained in the step c); and e) exchanging a connection to one of the input terminals of each said logic cell, which terminal is associated with the critical path, with a connection to another one of the input terminals of the logic cell, which terminal is associated with another path corresponding to a lower degradation rate than that of the critical path, by reference to the degradation rates obtained in the step d).
26 Citations
5 Claims
-
1. A semiconductor integrated circuit comprising:
-
an AND logic circuit, the AND logic circuit including three or more input terminals and a plurality of n-channel transistors configured in a serial connection, a clock signal coupled to a first one of the input terminals of the logic circuit, a signal controlling clock delivery coupled to a second one of the input terminals of the logic circuit, and a logically high voltage potential coupled to the other input terminals of the logic circuit, wherein the first input terminal is connected to the gate of one of the n-channel transistors in the serial connection, said one of the n-channel transistors being more distant from an output terminal of said AND logic circuit than another one of the n-channel transistors that is the closest to the output terminal. - View Dependent Claims (2, 3)
-
-
4. A semiconductor integrated circuit comprising;
-
an AND logic circuit, the AND logic circuit including three or more input terminals and a plurality of n-channel transistors configured in a serial connection, a clock signal coupled to a first one of the input terminals of the logic circuit, a signal controlling clock delivery coupled to a second one of the input terminals of the logic circuit, and a logically high voltage potential coupled to the other input terminals of the logic circuit, wherein the first input terminal is connected to the gate of one of the n-channel transistors in the serial connection, said one of the n-channel transistors being other than another one of the n-channel transistors that has the highest degradation rate. - View Dependent Claims (5)
-
Specification