System and method for ESD Protection
DCFirst Claim
1. An ESD protection system for an integrated circuit that includes a circuit core, a pad ring surrounding the circuit core, and a plurality of bonding pads within the pad ring, the system comprising:
- a local power supply bus disposed within the circuit core;
a local ground bus disposed within the circuit core;
an ESD ground bus disposed within the pad ring;
a first ESD clamp coupled between said local ground bus and said ESD ground bus for providing a low impedance discharge path between said local ground bus and said ESD ground bus; and
a second ESD clamp coupled between said local power supply bus and said local ground bus for providing a low impedance discharge path between said local power supply bus and said local ground bus.
6 Assignments
Litigations
0 Petitions
Accused Products
Abstract
An integrated receiver with channel selection and image rejection substantially implemented on a single CMOS integrated circuit is described. A receiver front end provides programmable attenuation and a programmable gain low noise amplifier. Frequency conversion circuitry advantageously uses LC filters integrated onto the substrate in conjunction with image reject mixers to provide sufficient image frequency rejection. Filter tuning and inductor Q compensation over temperature are performed on chip. The filters utilize multi track spiral inductors. The filters are tuned using local oscillators to tune a substitute filter, and frequency scaling during filter component values to those of the filter being tuned. In conjunction with filtering, frequency planning provides additional image rejection. The advantageous choice of local oscillator signal generation methods on chip is by PLL out of band local oscillation and by direct synthesis for in band local oscillator. The VCOs in the PLLs are centered using a control circuit to center the tuning capacitance range. A differential crystal oscillator is advantageously used as a frequency reference. Differential signal transmission is advantageously used throughout the receiver. ESD protection is provided by a pad ring and ESD clamping structure that maintains signal integrity. Also provided are shunts at each pin to discharge ESD build up. The shunts utilize a gate boosting structure to provide sufficient small signal RF performance, and minimal parasitic loading.
56 Citations
20 Claims
-
1. An ESD protection system for an integrated circuit that includes a circuit core, a pad ring surrounding the circuit core, and a plurality of bonding pads within the pad ring, the system comprising:
-
a local power supply bus disposed within the circuit core;
a local ground bus disposed within the circuit core;
an ESD ground bus disposed within the pad ring;
a first ESD clamp coupled between said local ground bus and said ESD ground bus for providing a low impedance discharge path between said local ground bus and said ESD ground bus; and
a second ESD clamp coupled between said local power supply bus and said local ground bus for providing a low impedance discharge path between said local power supply bus and said local ground bus. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
a power supply bus disposed within the pad ring; and
a third ESD clamp coupled between said local power supply bus and said power supply bus.
-
-
7. The ESD protection system of claim 6, wherein said power supply bus is disposed between the plurality of bonding pads and an outer edge of the pad ring.
-
8. The ESD protection system of claim 6, wherein said power supply bus comprises an incomplete ring structure that substantially surrounds the circuit core, said structure including a first terminating point and a second terminating point, said first and second terminating points forming a gap for preventing the occurrence of eddy currents.
-
9. An ESD protection system for an integrated circuit that includes a circuit core, a pad ring surrounding the circuit core, and a plurality of bonding pads within the pad ring, the system comprising:
-
a plurality of circuit blocks within the circuit core, each of said plurality of circuit blocks including a local power supply bus and a local ground bus;
an ESD ground bus disposed within the pad ring;
a plurality of first ESD clamps, each of said plurality of first ESD clamps coupling a respective local ground bus within each of said plurality of circuit blocks to said ESD ground bus for providing a low impedance discharge path between each of said local ground busses and said ESD ground bus; and
a plurality of second ESD clamps, each of said plurality of second ESD clamps coupling a respective local power supply bus and a respective local ground bus within each of said plurality of circuit blocks for providing a low impedance discharge path between each local power supply bus and each local ground bus within each of said plurality of circuit blocks. - View Dependent Claims (10, 11, 12, 13, 14, 15, 16)
a power supply bus disposed within the pad ring; and
a plurality of third ESD clamps, each of said plurality of third ESD clamps coupled between a respective local power supply bus within each of said plurality of circuit blocks and said power supply bus.
-
-
15. The ESD protection system of claim 14, wherein said power supply bus is disposed between the plurality of bonding pads and an outer edge of the pad ring.
-
16. The ESD protection system of claim 14, wherein said power supply bus comprises an incomplete ring structure that substantially surrounds the circuit core, said structure including a first terminating point and a second terminating point, said first and second terminating points forming a gap for preventing the occurrence of eddy currents.
-
17. An ESD protection system for an integrated circuit that includes a circuit core, a pad ring surrounding the circuit core, and a plurality of bonding pads within the pad ring, the system comprising:
-
a local power supply bus disposed within the circuit core;
a local ground bus disposed within the circuit core;
an ESD ground bus disposed between the plurality of bonding pads and an outer edge of the pad ring;
a first ESD clamp coupled between said local ground bus and said ESD ground bus for providing a low impedance discharge path between said local ground bus and said ESD ground bus; and
a second ESD clamp coupled between said local power supply bus and said local ground bus for providing a low impedance discharge path between said local power supply bus and said local ground bus. - View Dependent Claims (18, 19, 20)
a power supply bus disposed between the plurality of bonding pads and an outer edge of the pad ring; and
a third ESD clamp coupled between said local power supply bus and said power supply bus.
-
-
20. The ESD protection system of claim 19, wherein said power supply bus comprises a partial ring structure that substantially surrounds the circuit core, said structure including a first terminating point and a second terminating point, said first and second terminating points forming a ring gap for preventing the occurrence of eddy currents.
Specification