Very low quiescent current regulator and method of using
First Claim
1. A multi-mode regulator operating in normal and standby modes to regulate an output signal, comprising:
- a regulator operative in the standby mode to regulate between first and second output levels, the regulator comprising, (a) a detector coupled to receive a drive signal indicative of an output drive level and coupled to provide a deactivation signal when the drive signal is above a predetermined threshold, wherein the detector further comprises;
a summer coupled to receive the drive signal and a reference level indicative of the predetermined threshold; and
a current sense amplifier having a first input coupled to receive the input signal and a second input coupled to receive an output of the summer, and (b) an activation circuit coupled to receive the deactivation signal and coupled to deactivate a first supply potential after the output signal reaches the second output level.
5 Assignments
0 Petitions
Accused Products
Abstract
Voltage regulator (10) provides current sense comparator (18) to detect the normal and standby modes of operation for voltage regulator (10). During a normal mode of operation, current sense comparator (18) de-asserts signal (MODE), causing voltage regulator (10) to regulate the output voltage to a predetermined level. Once the current (Iin) has diminished below a predetermined value, current sense comparator (18) asserts signal (MODE) to indicate a standby mode. During the standby mode, regulator (10) regulates the output voltage (Vout) between first and second reference levels, requiring a quiescent current level much less than the quiescent current level required during normal mode, due to the deactivation of current sense comparator (18) and error amplifier (28) during standby mode. An alternate method of quiescent current reduction uses switched voltage reference (86). Bandgap reference (80) supplies voltage reference (Vref1) during normal mode of operation and depletion MOS reference supplies voltage reference (Vref1) during standby mode of operation.
33 Citations
5 Claims
-
1. A multi-mode regulator operating in normal and standby modes to regulate an output signal, comprising:
-
a regulator operative in the standby mode to regulate between first and second output levels, the regulator comprising, (a) a detector coupled to receive a drive signal indicative of an output drive level and coupled to provide a deactivation signal when the drive signal is above a predetermined threshold, wherein the detector further comprises;
a summer coupled to receive the drive signal and a reference level indicative of the predetermined threshold; and
a current sense amplifier having a first input coupled to receive the input signal and a second input coupled to receive an output of the summer, and (b) an activation circuit coupled to receive the deactivation signal and coupled to deactivate a first supply potential after the output signal reaches the second output level. - View Dependent Claims (2, 3, 4)
a capacitor having a first conductor coupled to provide the timer signal at a first node and a second conductor coupled to a second supply potential; and
a switch having a first conductor coupled to the first node and a second conductor coupled to the second supply potential, wherein the switch operates to reset the timer signal.
-
-
5. A method of operating a voltage regulator to provide a first regulated signal during a first output drive level and a second regulated signal during a second output drive level, the method comprising:
-
providing a feedback signal indicative of the first regulated signal during the first output drive level;
regulating the first regulated signal to substantially equal a first reference level;
detecting the second output drive level; and
regulating the second regulated signal substantially between the first reference level and a second reference level, wherein regulating the second regulated signal further comprises;
monitoring the second regulated signal;
engaging a charging circuit when the second regulated signal reaches the second reference level;
engaging a timer circuit; and
disengaging the charging circuit when a timing signal from the timer circuit becomes active.
-
Specification