Device and method for reducing standby current in a memory device by disconnecting bit line load devices in unused columns of the memory device from a supply voltage
First Claim
Patent Images
1. Bit line load circuitry comprising:
- a supply voltage conductor;
a bit line load device; and
a programmable circuit coupled between the supply voltage conductor and the bit line load device for coupling the supply voltage conductor to the bit line load device in a non-programmed state and for isolating the supply voltage conductor from the bit line load device in a programmed state, wherein the programmable circuit is selectively programmed upon receipt of a control signal.
7 Assignments
0 Petitions
Accused Products
Abstract
Bit line load circuitry that eliminates wasted standby current flowing to an unused (i.e., repaired-out) column in a Static Random Access Memory (SRAM) device includes a fuse or an anti-fuse interposed between one or more PMOS bit line load devices in the unused column and the supply voltage. Blowing the fuse or anti-fuse isolates the bit line load devices from the supply voltage so the devices draw no current, thus reducing the total standby current of the SRAM device. The fuse may be blown with a laser or with excessive current, and the anti-fuse may be blown with excessive voltage.
-
Citations
15 Claims
-
1. Bit line load circuitry comprising:
-
a supply voltage conductor;
a bit line load device; and
a programmable circuit coupled between the supply voltage conductor and the bit line load device for coupling the supply voltage conductor to the bit line load device in a non-programmed state and for isolating the supply voltage conductor from the bit line load device in a programmed state, wherein the programmable circuit is selectively programmed upon receipt of a control signal. - View Dependent Claims (2, 3)
-
-
4. Bit line load circuitry comprising:
-
a supply voltage conductor;
a bit line load device; and
a programmable circuit coupled between the supply voltage conductor and the bit line load device for coupling the supply voltage conductor to the bit line load device in a non-programmed state and for isolating the supply voltage conductor from the bit line load device in a programmed state, wherein the programmable circuit is selectively programmed upon receipt of a control signal, wherein the programmable circuit comprises;
a diode and one of a fuse and an anti-fuse coupled in series between the supply voltage conductor and the bit line load device;
one of a current booster and a voltage booster coupled to the control signal and the one of the fuse and anti-fuse for blowing the one of the fuse and anti-fuse; and
an NMOS transistor coupled to the control signal and the one of the fuse and anti-fuse for providing a current path to ground when the one of the fuse and anti-fuse is blown.
-
-
5. A memory device comprising:
-
memory cells arranged in rows and columns;
bit lines coupled to the memory cells;
bit line load devices coupled to the bit lines; and
at least one programmable circuit coupled to at least one of the bit line load devices for providing a supply voltage to the at least one of the bit line load devices in a non-programmed state and for isolating the at least one of the bit line load devices from the supply voltage in a programmed state, wherein the at least one programmable circuit is selectively programmed upon receipt of a control signal. - View Dependent Claims (6, 7, 8)
-
-
9. A memory device comprising:
-
memory cells arranged in rows and columns;
bit lines coupled to the memory cells;
bit line load devices coupled to the bit lines; and
at least one programmable circuit coupled to at least one of the bit line load devices for providing a supply voltage to the at least one of the bit line load devices in a non-programmed state and for isolating the at least one of the bit line load devices from the supply voltage in a programmed state, wherein the at least one programmable circuit is selectively programmed upon receipt of a control signal, and wherein the at least one programmable circuit comprises;
a diode and one of a fuse and an anti-fuse coupled in series between the supply voltage and the at least one of the bit line load devices;
one of a current booster and a voltage booster coupled to the control signal and the one of the fuse and anti-fuse for blowing the one of the fuse and anti-fuse; and
an NMOS transistor coupled to the control signal and the one of the fuse and anti-fuse for providing a current path to ground when the one of the fuse and anti-fuse is blown.
-
-
10. An electronic system comprising an input device, an output device, a memory device, and a processor device coupled to the input, output, and memory devices, at least one of the devices including bit line load circuitry including:
-
a supply voltage conductor;
a bit line load device; and
a programmable circuit coupled between the supply voltage conductor and the bit line load device for coupling the supply voltage conductor to the bit line load device in a non-programmed state and for isolating the supply voltage conductor from the bit line load device in a programmed state, wherein the programmable circuit is selectively programmed upon receipt of a control signal. - View Dependent Claims (11, 12, 13)
-
-
14. An electronic system comprising an input device, an output device, a memory device, and a processor device coupled to the input, output, and memory devices, at least one of the devices including bit line load circuitry including:
-
a supply voltage conductor;
a bit line load device; and
a programmable circuit coupled between the supply voltage conductor and the bit line load device for coupling the supply voltage conductor to the bit line load device in a non-programmed state and for isolating the supply voltage conductor from the bit line load device in a programmed state, wherein the programmable circuit is selectively programmed upon receipt of a control signal, and wherein the programmable circuit comprises;
a diode and one of a fuse and an anti-fuse coupled in series between the supply voltage conductor and the bit line load device;
one of a current booster and a voltage booster coupled to the control signal and the one of the fuse and anti-fuse for blowing the one of the fuse and anti-fuse; and
an NMOS transistor coupled to the control signal and the one of the fuse and anti-fuse for providing a current path to ground when the one of the fuse and anti-fuse is blown.
-
-
15. A semiconductor wafer comprising a memory device fabricated on its surface, the memory device comprising:
-
memory cells arranged in rows and columns;
bit lines coupled to the memory cells;
bit line load devices coupled to the bit lines; and
at least one programmable circuit coupled to at least one of the bit line load devices for providing a supply voltage to the at least one of the bit line load devices in a non-programmed state and for isolating the at least one of the bit line load devices from the supply voltage in a programmed state, wherein the at least one programmable circuit is selectively programmed upon receipt of a control signal.
-
Specification