Shared memory architecture in GPS signal processing
DCFirst Claim
1. A shared memory architecture for a receiver system, comprising a memory space shared commonly by two or more receiver functions comprising correlator signal processing, tracking processing and application processing to minimize the memory space, wherein the commonly shared memory space functions as a coherent and a noncoherent integration memory for the correlation processing during signal correlation mode while the commonly shared memory space is also used for one or more other receiver processing functions during one or more other receiver operation modes.
4 Assignments
Litigations
0 Petitions
Accused Products
Abstract
A shared memory architecture for a GPS receiver, wherein a processing memory is shared among the different processing functions, such as the correlator signal processing, tracking processing, and other applications processing. The shared memory architecture within the GPS receiver provides the memory necessary for signal processing operations, such as the massively parallel processing, while conserving memory cost by re-using that same memory for other GPS and non-GPS applications. The shared memory architecture for a GPS receiver provided in accordance with the principles of this invention thereby significantly minimize the costly memory requirement often required of extremely fast signal acquisition of a GPS receiver.
-
Citations
10 Claims
- 1. A shared memory architecture for a receiver system, comprising a memory space shared commonly by two or more receiver functions comprising correlator signal processing, tracking processing and application processing to minimize the memory space, wherein the commonly shared memory space functions as a coherent and a noncoherent integration memory for the correlation processing during signal correlation mode while the commonly shared memory space is also used for one or more other receiver processing functions during one or more other receiver operation modes.
- 6. A shared memory architecture for a receiver system comprising a memory space shared commonly by two or more receiver functions comprising correlator signal processing, tracking processing and application processing to minimize the memory space, wherein the commonly shared memory space comprises a first memory section and a second memory section, wherein the first memory section functions as a coherent and the second memory section as a noncoherent integration memory for a correlation processing during signal correlation mode while the shared memory space is also used for one or more other receiver processing functions during one or more other receiver operation modes.
Specification