Optoelectronic phase locked loop with balanced photodetection for clock recovery in high-speed optical time division multiplexed systems
First Claim
Patent Images
1. An optoelectronic phase lock loop comprising:
- a coupler coupled to a modulator and an attenuator, the coupler splitting data to the modulator and the attenuator;
the modulator coupled to a first balanced photodetector, the modulator providing an error signal having a first dc offset to the first balanced photodetector;
the attenuator coupled to a second balanced photodetector, the attenuator providing a second dc offset to the second balanced photodetector;
the first and second balanced photodetectors outputting a differential signal, wherein the differential signal corresponds to a difference of the error signal having the first dc offset and the second dc offset;
a voltage controlled oscillator (VCO) coupled to a divider and the first and second balanced photodetectors, the VCO providing a single frequency signal to the divider; and
the divider splitting the single frequency signal into a recovered clock signal and a single frequency driving signal, wherein the single frequency driving signal being provided to the modulator.
7 Assignments
0 Petitions
Accused Products
Abstract
An optoelectronic phase locked loop for clock recovery in high-speed optical time division multiplexed systems. The optoelectronic phase locked loop includes a balanced photodetector through which the polarity ambiguity in error signal is resolved and the cancellation of laser noise enabling clock recovery with low timing jitter. The optoelectronic phase locked loop also includes an electroabsorption modulator as a phase detector, a lowpass filter, a variable controlled oscillator, a power divider and an amplifer.
13 Citations
8 Claims
-
1. An optoelectronic phase lock loop comprising:
-
a coupler coupled to a modulator and an attenuator, the coupler splitting data to the modulator and the attenuator;
the modulator coupled to a first balanced photodetector, the modulator providing an error signal having a first dc offset to the first balanced photodetector;
the attenuator coupled to a second balanced photodetector, the attenuator providing a second dc offset to the second balanced photodetector;
the first and second balanced photodetectors outputting a differential signal, wherein the differential signal corresponds to a difference of the error signal having the first dc offset and the second dc offset;
a voltage controlled oscillator (VCO) coupled to a divider and the first and second balanced photodetectors, the VCO providing a single frequency signal to the divider; and
the divider splitting the single frequency signal into a recovered clock signal and a single frequency driving signal, wherein the single frequency driving signal being provided to the modulator. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
-
8. An optoelectronic phase lock loop comprising:
-
a coupler coupled to an electroabsorption (EA) modulator and a variable optical attenuator, the coupler splitting a data stream to the electroabsorption (EA) modulator and the variable optical attenuator;
the EA modulator coupled to a power amplifier and a first balanced photodetector, the EA modulator providing an error signal having a first dc offset to the first balanced photodetector;
the variable optical attenuator coupled to a second balanced photodetector, the variable optical attenuator providing a second dc offset to the second balanced photodetector;
the first and second balanced photodetectors providing a differential signal to a lowpass filter, wherein the differential signal corresponds to a difference of the error signal having the first dc offset and the second dc offset;
the lowpass filter coupled to the first and second balanced photodetectors and a voltage controlled oscillator (VCO), the lowpass filter filtering the differential signal and providing a correction signal to the VCO;
the VCO coupled to a power divider, the VCO providing a single frequency signal to the power divider having a frequency of oscillation proportional to the correction signal;
the power divider coupled to a power amplifier, the power divider splitting the single frequency signal into a recovered clock signal and a single frequency driving signal; and
the power amplifier receiving and amplifying the divided single frequency signal, the power amplifier providing the amplified signal to the EA modulator.
-
Specification