×

Optoelectronic phase locked loop with balanced photodetection for clock recovery in high-speed optical time division multiplexed systems

  • US 6,542,723 B1
  • Filed: 02/11/2000
  • Issued: 04/01/2003
  • Est. Priority Date: 02/11/2000
  • Status: Expired due to Term
First Claim
Patent Images

1. An optoelectronic phase lock loop comprising:

  • a coupler coupled to a modulator and an attenuator, the coupler splitting data to the modulator and the attenuator;

    the modulator coupled to a first balanced photodetector, the modulator providing an error signal having a first dc offset to the first balanced photodetector;

    the attenuator coupled to a second balanced photodetector, the attenuator providing a second dc offset to the second balanced photodetector;

    the first and second balanced photodetectors outputting a differential signal, wherein the differential signal corresponds to a difference of the error signal having the first dc offset and the second dc offset;

    a voltage controlled oscillator (VCO) coupled to a divider and the first and second balanced photodetectors, the VCO providing a single frequency signal to the divider; and

    the divider splitting the single frequency signal into a recovered clock signal and a single frequency driving signal, wherein the single frequency driving signal being provided to the modulator.

View all claims
  • 7 Assignments
Timeline View
Assignment View
    ×
    ×