PLL bandwidth switching
First Claim
1. A phase lock loop comprising:
- a controlled oscillator responsive to a control voltage for producing an output signal of some output frequency;
a comparator responsive to a feedback signal derived from the output signal and to a reference signal for producing at least one error signal;
a charge pump circuit responsive to said at least one error signal for producing at least one current;
a loop filter coupled to said charge pump circuit at at least one circuit node, the loop filter being responsive to at least the charge pump circuit for producing said control voltage;
a logic driver coupled to said circuit node through a resistor; and
a control circuit responsive to at least one control signal for controlling a state of the logic driver.
4 Assignments
0 Petitions
Accused Products
Abstract
The present invention, generally speaking, provides for bandwidth switching of a PLL in a simple, effective manner. In accordance with one embodiment, a phase lock loop includes a controlled oscillator responsive to a control voltage for producing an output signal of some output frequency; a comparator responsive to a feedback signal derived from the output signal and to a reference signal for producing at least one error signal; a charge pump circuit including multiple pairs of unidirectional current sources (or, alternatively, multiple bidirectional current sources); a control circuit responsive to a control signal for activating one or more pairs of unidirectional current sources, at the same time deactivating one or more pairs of unidirectional current sources; and a loop filter responsive to the multiple pairs of unidirectional current sources for producing the control voltage governing the output frequency. In accordance with another embodiment of the invention, a phase lock loop includes a controlled oscillator responsive to a control voltage for producing an output signal of some output frequency; a comparator responsive to a feedback signal derived from the output signal and to a reference signal for producing at least one error signal; a charge pump circuit coupled to a loop filter at at least one circuit node, the loop filter being responsive to at least the charge pump circuit for producing the control voltage; a logic driver coupled to said circuit node through a resistor; and a control circuit responsive to at least one control signal for controlling a state of the logic driver. Preferably, the logic driver is a tri-state device.
-
Citations
2 Claims
-
1. A phase lock loop comprising:
-
a controlled oscillator responsive to a control voltage for producing an output signal of some output frequency;
a comparator responsive to a feedback signal derived from the output signal and to a reference signal for producing at least one error signal;
a charge pump circuit responsive to said at least one error signal for producing at least one current;
a loop filter coupled to said charge pump circuit at at least one circuit node, the loop filter being responsive to at least the charge pump circuit for producing said control voltage;
a logic driver coupled to said circuit node through a resistor; and
a control circuit responsive to at least one control signal for controlling a state of the logic driver. - View Dependent Claims (2)
-
Specification