Memory access control system, apparatus, and method
First Claim
1. A method of controlling access to a protected area of a memory including a first set of instructions, comprising:
- detecting an attempted write operation to the protected area;
using a second set of instructions not located in the memory to determine that an authorization flag not located in the memory has been set by the first set of instructions; and
if the authorization flag has been set, enabling the attempted write operation.
1 Assignment
0 Petitions
Accused Products
Abstract
Methods, circuitry, an apparatus, and a system for controlling access to a protected area of a memory are disclosed. The method includes detecting an attempt to write to the protected area, determining whether a write authorization flag (not located in the protected area) has been set by instructions located in the protected area, and, if the flag has been set, enabling the attempted write operation. The circuitry, apparatus, and system embody the method in various combinations of software and hardware, such that a write detection module alerts a processor module regarding attempts to write to the protected area, the processor module determines whether the write operation has been authorized by checking the state of the authorization flag, and enables the write operation to the protected area only if the authorization flag has been set.
19 Citations
27 Claims
-
1. A method of controlling access to a protected area of a memory including a first set of instructions, comprising:
-
detecting an attempted write operation to the protected area;
using a second set of instructions not located in the memory to determine that an authorization flag not located in the memory has been set by the first set of instructions; and
if the authorization flag has been set, enabling the attempted write operation. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14)
detecting that the attempted write operation has been completed.
-
-
11. The method of claim 10, wherein detecting that the attempted write operation has been completed includes detecting an occurrence of a software interrupt.
-
12. The method of claim 10, further including:
disabling a future write operation to the protected area.
-
13. The method of claim 12, wherein disabling a future write operation to the protected area includes deactivating at least one access enabling line connected to the memory.
-
14. The method of claim 1, further including:
otherwise, if the authorization flag has not been set, refraining from enabling the attempted write operation.
-
15. A memory access control circuit, comprising:
-
a first memory having a protected area including a first set of instructions to set a state of a flag and to write to the protected area, the first memory including an access enabling line;
a write detection module having an output to indicate an attempt to write to the protected area;
a processor module connected to the access enabling line, the processor including a first interrupt connected to the write detection module; and
a second memory including a second set of instructions in operational communication with the first interrupt, the second set of instructions adapted to determine the state of the flag. - View Dependent Claims (16, 17, 18, 19)
a third memory in operational communication with the second set of instructions, wherein the third memory includes the flag.
-
-
17. The memory access control circuit of claim 15, wherein the processor module, the write detection module, and the second memory are included in a single integrated module.
-
18. The memory access control circuit of claim 15, wherein the processor module includes a second interrupt operationally connected to the first set of instructions.
-
19. The memory access control circuit of claim 15, wherein the first memory is a flash memory.
-
20. A set-top client, comprising:
-
a network interface; and
a memory access control circuit operationally connected to the network interface, the memory access control circuit including, a first memory having a protected area including a first set of instructions to set a state of a flag and to write to the protected area, the first memory including an access enabling line;
a write detection module having an output to indicate an attempt to write to the protected area;
a processor module connected to the access enabling line, the processor including a first interrupt connected to the write detection module; and
a second memory including a second set of instructions in operational communication with the first interrupt, the second set of instructions adapted to determine the state of the flag. - View Dependent Claims (21, 22, 23)
-
-
24. A networked system, comprising:
-
a server;
a network connected to the server; and
a set-top client connected to the network, the set-top client including, a network interface; and
a memory access control circuit operationally connected to the network interface, the memory access control circuit including, a first memory having a protected area including a first set of instructions for to set a state of a flag and to write to the protected area, the first memory including an access enabling line;
a write detection module having an output to indicate an attempt to write to the protected area;
a processor module connected to the access enabling line, the processor including a first interrupt connected to the write detection module; and
a second memory including a second set of instructions in operational communication with the first interrupt, the second set of instructions adapted to determine the state of the flag. - View Dependent Claims (25, 26, 27)
-
Specification