Field effect transistor and method of its manufacture
DCFirst Claim
Patent Images
1. A trenched field effect transistor comprising:
- a semiconductor substrate having dopants of a first conductivity type;
a trench extending to a first depth into said semiconductor substrate;
a pair of doped source junctions having dopants of the first conductivity type, and positioned on opposite sides of the trench;
a doped well having dopants of a second conductivity type opposite to said first conductivity type, and formed into the substrate to a second depth that is less than said first depth of the trench; and
a heavy body formed in said doped well extending to a third depth that is less than said second depth of said doped well, the heavy body forming an abrupt junction with the well;
wherein, a location of the abrupt junction relative to the depth of the well is adjusted so that a transistor breakdown initiation point is spaced away from the trench in the semiconductor, when voltage is applied to the transistor.
6 Assignments
Litigations
0 Petitions
Accused Products
Abstract
A trenched field effect transistor is provided that includes (a) a semiconductor substrate, (b) a trench extending a predetermined depth into the semiconductor substrate, (c) a pair of doped source junctions, positioned on opposite sides of the trench, (d) a doped heavy body positioned adjacent each source junction on the opposite side of the source junction from the trench, the deepest portion of the heavy body extending less deeply into said semiconductor substrate than the predetermined depth of the trench, and (e) a doped well surrounding the heavy body beneath the heavy body.
-
Citations
32 Claims
-
1. A trenched field effect transistor comprising:
-
a semiconductor substrate having dopants of a first conductivity type;
a trench extending to a first depth into said semiconductor substrate;
a pair of doped source junctions having dopants of the first conductivity type, and positioned on opposite sides of the trench;
a doped well having dopants of a second conductivity type opposite to said first conductivity type, and formed into the substrate to a second depth that is less than said first depth of the trench; and
a heavy body formed in said doped well extending to a third depth that is less than said second depth of said doped well, the heavy body forming an abrupt junction with the well;
wherein, a location of the abrupt junction relative to the depth of the well is adjusted so that a transistor breakdown initiation point is spaced away from the trench in the semiconductor, when voltage is applied to the transistor. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12)
-
-
13. A field effect transistor comprising:
-
a semiconductor substrate having dopants of a first conductivity type;
a plurality of gate-forming trenches arranged substantially parallel to each other, each trench extending to a first depth into said substrate, the space between adjacent trenches defining a contact area;
a pair of doped source junctions positioned on opposite sides of each trench, the source junctions having dopants of the first conductivity type;
a doped well having dopants of a second conductivity type with a charge opposite that of the first conductivity type, the doped well being formed in the semiconductor substrate between each pair of gate-forming trenches;
a heavy body formed inside the doped well and having a second depth that is less than the first depth of the trenches; and
heavy body contact regions defined at the surface of the semiconductor substrate along the length of the contact area, wherein the heavy body forms an abrupt junction with the well, and the depth of the heavy body relative to a depth of the well is adjusted so that breakdown of the transistor originates in the semiconductor in a region spaced away from the trenches when voltage is applied to the transistor. - View Dependent Claims (14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32)
a layer of dielectric material formed over the deep doped region; and
a layer of conductive material formed on top of the layer of dielectric material.
-
-
22. The field effect transistor of claim 13 further comprising a field termination structure including a termination trench extending continuously around the periphery of the plurality of gate-forming trenches.
-
23. The field effect transistor of claim 22 wherein said field termination structure comprises a plurality of concentrically arranged termination trenches.
-
24. The field effect transistor of claim 13 wherein the heavy body forms a continuous doped region along substantially the entire length of said contact area.
-
25. The field effect transistor of claim 13 wherein said doped source regions extend along the length of the trench.
-
26. The field effect transistor of claim 25 further comprising a source contact region defined at the surface of the semiconductor substrate and configured to contacting the doped source regions.
-
27. The field effect transistor of claim 25 further comprising a plurality of source contact regions disposed along the length of the contact area in an alternating fashion with the plurality of heavy body contact regions.
-
28. The field effect transistor of claim 13 wherein between a pair of adjacent trenches, the heavy body is bounded by the pair of adjacent trenches and the doped source regions.
-
29. The field effect transistor of claim 13 wherein between a pair of adjacent trenches, the heavy body extends continuously parallel to the longitudinal axis of the trenches.
-
30. The field effect transistor of claim 13 further comprising:
-
a layer of dielectric lining inside walls of each of said plurality of gate-forming trenches; and
a layer of conductive material substantially filling the gate-forming trenches.
-
-
31. The field effect transistor of claim 30 wherein the layer of conductive material comprises polysilicon.
-
32. The field effect transistor of claim 30 wherein the top surface of the layer of conductive material substantially filling the gate-forming trenches is recessed relative to the top surface of the semiconductor substrate.
Specification