Method of fabricating a high-voltage transistor with a multi-layered extended drain structure
First Claim
1. A method for fabricating an extended drain region of a high-voltage transistor comprising:
- forming an epitaxial layer on a substrate, the epitaxial layer being of a first conductivity type and having a top surface;
etching the epitaxial layer to form a pair of spaced-apart trenches that define a mesa with first and second sidewall portions, wherein the mesa has a lateral width that is less than 20% of a depth of the trenches;
forming a dielectric layer in each of the trenches, the dielectric layer partially filling each of the trenches and covering the first and second sidewall portions;
filling a remaining portion of the trenches with a conductive material to form first and second field plate members that are insulated from the substrate and the epitaxial layer.
0 Assignments
0 Petitions
Accused Products
Abstract
A method for fabricating a high-voltage transistor with an extended drain region includes forming an epitaxial layer on a substrate, the epitaxial layer and the substrate being of a first conductivity type; then etching the epitaxial layer to form a pair of spaced-apart trenches that define first and second sidewall portions of the epitaxial layer. A dielectric layer is formed that partially fills each of the trenches, covering the first and second sidewall portions. The remaining portions of the trenches are then filled with a conductive material to form first and second field plate members that are insulated from the substrate and the epitaxial layer. It is emphasized that this abstract is provided to comply with the rules requiring an abstract that will allow a searcher or other reader to quickly ascertain the subject matter of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.
145 Citations
24 Claims
-
1. A method for fabricating an extended drain region of a high-voltage transistor comprising:
-
forming an epitaxial layer on a substrate, the epitaxial layer being of a first conductivity type and having a top surface;
etching the epitaxial layer to form a pair of spaced-apart trenches that define a mesa with first and second sidewall portions, wherein the mesa has a lateral width that is less than 20% of a depth of the trenches;
forming a dielectric layer in each of the trenches, the dielectric layer partially filling each of the trenches and covering the first and second sidewall portions;
filling a remaining portion of the trenches with a conductive material to form first and second field plate members that are insulated from the substrate and the epitaxial layer. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 11, 12, 13, 14, 23)
forming a source region of the first conductivity type at the too surface of the epitaxial layer, the extended drain region being defined between the source region and the substrate.
-
-
7. The method of claim 1 wherein the substrate is of the first conductivity type.
-
8. The method of claim 1 wherein the trenches extend through the epitaxial layer into the substrate.
-
9. The method of claim 1 wherein the dielectric layer has a lateral width that is greater than a lateral width of the mesa.
-
11. The method of claim 6 further comprising:
thinning the substrate prior to formation of the drain electrode.
-
12. The method of claim 6 further comprising:
forming a source electrode connected to the source region and a drain electrode connected to the substrate.
-
13. The method of claim 1 wherein the dielectric layer and the field plate members are formed with a reduced spacing between the field plate members and the epitaxial layer near the top surface of the epitaxial layer as compared to near the substrate.
-
14. The method of claim 1 wherein the first conductivity type is n-type.
-
23. The method of claim 12 further comprising:
thinning the substrate prior to formation of the drain electrode.
-
10. A method for fabricating an extended drain region of a high-voltage transistor comprising:
-
forming an epitaxial layer on a substrate, the epitaxial layer being of a first conductivity type;
etching the epitaxial layer to define a mesa having first and second sidewall portions and a top surface;
forming a dielectric material that covers the first and second sidewall portions;
forming first and second field plate members of a conductive material insulated from the first and second sidewall portions of the mesa, respectively, by the dielectric material, wherein the first and second field plate members are each formed substantially parallel to the first and second sidewall portions of the mesa, respectively, the first and second field plate members each being respectively separated from the first and second sidewall portions by a lateral distance that is greater than a lateral width of the mesa. - View Dependent Claims (15, 16, 17, 18, 19, 20, 21, 22, 24)
forming a source region of the first conductivity type at the top surface, the extended drain region being defined between the source region and the substrate.
-
-
16. The method of claim 15 further comprising:
forming a source electrode connected to the source region and a drain electrode connected to the substrate.
-
17. The method of claim 10 wherein the dielectric material and the field plate members are formed with a reduced spacing between the field plate members and the mesa near the top surface as compared to near the substrate.
-
18. The method of claim 10 wherein the first conductivity type is n-type.
-
19. The method of claim 10 wherein the mesa is formed with a doping concentration that is lower near the top surface, as compared to near the substrate.
-
20. The method of claim 10 wherein the mesa is formed with a linearly graded doping profile.
-
21. The method of claim 10 wherein the dielectric material comprises silicon dioxide.
-
22. The method of claim 10 wherein the field plate members comprise doped polysilicon.
-
24. The method of claim 10 wherein the substrate is of the first conductivity type.
Specification