×

Bit line setup and discharge circuit for programming non-volatile memory

  • US 6,751,124 B2
  • Filed: 09/26/2002
  • Issued: 06/15/2004
  • Est. Priority Date: 02/22/2001
  • Status: Expired due to Term
First Claim
Patent Images

1. A programming method for a non-volatile memory, comprising:

  • pre-charging selected bit lines and unselected bit lines in an array to a first voltage using current through a PMOS transistor having a gate voltage controlled to limit current flow to the selected and unselected bit lines, wherein the unselected bit lines are interleaved among the selected bit lines;

    discharging some of the selected bit lines to corresponding data latches through a plurality of NMOS transistors that are between the selected bit lines and the data latches, wherein a gate voltage of the NMOS transistors are controlled to limit current through the NMOS transistors during the discharging; and

    applying a second voltage to a selected word line to program one or more selected memory cells coupled to the selected word line, wherein the first voltage remaining on one of the bit lines prevents programming of a memory cell coupled to that bit line and the selected word line.

View all claims
  • 0 Assignments
Timeline View
Assignment View
    ×
    ×